首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Low-Power Design for a Digit-Serial Polynomial Basis Finite Field Multiplier Using Factoring Technique
【24h】

Low-Power Design for a Digit-Serial Polynomial Basis Finite Field Multiplier Using Factoring Technique

机译:基于分解技术的数字串行多项式有限域乘法器的低功耗设计

获取原文
获取原文并翻译 | 示例

摘要

In CMOS-based application-specific integrated circuit (ASIC) designs, total power consumption is dominated by dynamic power, where dynamic power consists of two major components, namely, switching power and internal power. In this paper, we present a low-power design for a digit-serial finite field multiplier in GF(2m). In the proposed design, a factoring technique is used to minimize switching power. To the best of our knowledge, factoring method has not been reported in the literature being used in the design of a finite field multiplier at an architectural level. Logic gate substitution is also utilized to reduce internal power. Our proposed design along with several existing similar works have been realized for GF(2233) on ASIC platform, and a comparison is made between them. The synthesis results show that the proposed multiplier design consumes at least 27.8% lower total power than any previous work in comparison.
机译:在基于CMOS的专用集成电路(ASIC)设计中,总功耗由动态功耗控制,动态功耗由两个主要组件组成,即开关电源和内部电源。在本文中,我们为GF(2m)中的数字串行有限域乘法器提供了一种低功耗设计。在提出的设计中,使用分解技术来最小化开关功率。据我们所知,尚无文献报道在体系结构级别的有限域乘法器设计中使用分解因子的方法。逻辑门替代还用于降低内部功耗。我们在ASIC平台上针对GF(2233)实现了我们提出的设计以及一些现有的类似作品,并进行了比较。综合结果表明,相比于以前的任何工作,拟议的乘法器设计消耗的总功率至少低27.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号