...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 5-Gb/s Digital Clock and Data Recovery Circuit With Reduced DCO Supply Noise Sensitivity Utilizing Coupling Network
【24h】

A 5-Gb/s Digital Clock and Data Recovery Circuit With Reduced DCO Supply Noise Sensitivity Utilizing Coupling Network

机译:利用耦合网络降低DCO电源噪声敏感性的5 Gb / s数字时钟和数据恢复电路

获取原文
获取原文并翻译 | 示例
           

摘要

A digital clock and data recovery (CDR) is presented, which employs a low supply sensitivity scheme for a digitally controlled oscillator (DCO). A coupling network comprising capacitors, resistors, and coupling buffers enhances the supply variation immunity of the DCO and mitigates the jitter performance degradation. A supply variation-dependent bias generator produces the corresponding bias voltage to alleviate the supply variation with minimal area and power penalty. The proposed scheme improves 29.3 ps of peak-to-peak jitter and 11.5 dB of spur level, at 6 and 5 MHz 50 mVpp sinusoidal supply noise tone, respectively. Fabricated in a 65-nm CMOS process, the proposed CDR operates at 5-Gb/s data rate with BER . 10-12 for PRBS 31 and consumes 15.4 mW. The CDR occupies an active die area of 0.075 mm2.
机译:提出了一种数字时钟和数据恢复(CDR),它对数控振荡器(DCO)采用了低电源敏感度方案。包括电容器,电阻器和耦合缓冲器的耦合网络可增强DCO的电源变化抗扰性,并减轻抖动性能的下降。与电源变化有关的偏置发生器产生相应的偏置电压,以最小的面积和功率损失缓解电源变化。所提出的方案分别在6和5 MHz 50 mVpp正弦电源噪声音调下,改善了29.3 ps的峰峰值抖动和11.5 dB的杂散电平。拟议的CDR以65 nm CMOS工艺制造,采用BER的数据速率为5 Gb / s。 PRBS 31为10-12,功耗为15.4 mW。 CDR的有源管芯面积为0.075 mm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号