首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >SRAM Stability Analysis and Performance–Reliability Tradeoff for Different Cache Configurations
【24h】

SRAM Stability Analysis and Performance–Reliability Tradeoff for Different Cache Configurations

机译:不同缓存配置的SRAM稳定性分析和性能-可靠性权衡

获取原文
获取原文并翻译 | 示例

摘要

Bias temperature instability (BTI), hot carrier injection (HCI), gate-oxide time-dependent dielectric breakdown (GTDDB), and random telegraph noise (RTN) degrade the stability of the deeply scaled transistors and the overall circuit reliability. These front-end wearout mechanisms are especially acute in the static random access memory (SRAM) cells of first-level (L1) caches, which are crucial for the performance of microprocessors due to frequent accesses. This article presents a methodology to analyze cache reliability degradation due to the combined effect of BTI, HCI, GTDDB, and RTN for different cache configurations, including variations due to associativity, cache line size, cache size, and the error-correcting codes (ECCs). Time-zero variability due to process and environmental parameters are also considered. First, we analyze how each wearout mechanism affects reliability degradation. Then we analyze the relationship between reliability (probability of failure) and performance (hit rate) of the L1 cache within a LEON3 microprocessor, while the LEON3 is running a set of benchmarks, which determine cell array activity, characterized by the duty cycle, toggle rate, temperature, and supply voltage distributions of cells. Insights on the performance-reliability tradeoff are provided for cache designers.
机译:偏置温度不稳定性(BTI),热载流子注入(HCI),栅极氧化物随时间变化的介电击穿(GTDDB)和随机电报噪声(RTN)会降低深度缩放晶体管的稳定性和整个电路的可靠性。这些前端磨损机制在一级(L1)高速缓存的静态随机存取存储器(SRAM)单元中尤为突出,由于频繁的访问,它们对于微处理器的性能至关重要。本文介绍了一种方法,用于分析由于BTI,HCI,GTDDB和RTN对不同缓存配置的综合影响而导致的缓存可靠性下降,包括由于关联性,缓存行大小,缓存大小和错误校正码(ECC)导致的变化)。还考虑了由于工艺和环境参数引起的零时变。首先,我们分析每种磨损机制如何影响可靠性下降。然后,我们分析LEON3微处理器内L1高速缓存中L1高速缓存的可靠性(故障概率)与性能(命中率)之间的关系,同时LEON3运行一组基准测试,这些基准测试确定单元阵列的活动,其特征在于占空比,切换电池的速率,温度和电源电压分布。为缓存设计人员提供了有关性能可靠性折衷的见解。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号