首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 600-mA, Fast-Transient Low-Dropout Regulator With Pseudo-ESR Technique in 0.18- μ m CMOS Process
【24h】

A 600-mA, Fast-Transient Low-Dropout Regulator With Pseudo-ESR Technique in 0.18- μ m CMOS Process

机译:采用伪ESR技术的600mA快速瞬态低压降稳压器,采用0.18μmCMOS工艺

获取原文
获取原文并翻译 | 示例

摘要

In this article, a dual loop-compensated, fast-transient, low-dropout regulator (LDO) is proposed for battery-powered applications. It is successfully implemented in a 0.18-mu m CMOS process with a total silicon area of 210 mu m x 593 mu m. The proposed LDO is composed of two feedback loops. The fast feedback loop (FFL) employs direct output voltage spike detection through capacitive coupling, resulting in significantly improved, large signal transient response and loop bandwidth at the same time. Its voltage spike is 15 mV for a load step of 600 mA. The proposed LDO has a loop bandwidth of 2.3 MHz at a load current of 600 mA with a 30-mu A no-load bias current. A power transistor with pseudo-equivalent series resistance (ESR) technique is proposed for loop stability improvement. It enables the usage of the low-cost, multilayer ceramic capacitors in mobile applications. The constant biased voltage feedback loop (VFL) has a loop gain larger than 60 dB under all load conditions, which enables a good line and load regulation.
机译:本文针对电池供电的应用提出了双环路补偿,快速瞬态,低压差稳压器(LDO)。它已在0.18微米CMOS工艺中成功实现,总硅面积为210微米x 593微米。提出的LDO由两个反馈回路组成。快速反馈环路(FFL)通过电容耦合采用直接输出电压尖峰检测,从而显着改善了大信号瞬态响应并同时提高了环路带宽。对于600 mA的负载阶跃,其电压峰值为15 mV。拟议的LDO在600 mA的负载电流和30μA的空载偏置电流下具有2.3MHz的环路带宽。提出了一种采用伪等效串联电阻(ESR)技术的功率晶体管,以提高环路稳定性。它允许在移动应用中使用低成本的多层陶瓷电容器。在所有负载条件下,恒定偏置电压反馈环路(VFL)的环路增益均大于60 dB,从而实现了良好的线路和负载调节。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号