首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Digital LDO Regulator With a Self-Clocking Burst Logic for Ultralow Power Applications
【24h】

A Digital LDO Regulator With a Self-Clocking Burst Logic for Ultralow Power Applications

机译:具有自锁突发逻辑的数字LDO稳压器,用于超低功耗应用

获取原文
获取原文并翻译 | 示例

摘要

Conventional capless digital low-dropout (DLDO) regulators adopt either a high-speed clock or the burst mode at the expense of a larger quiescent current in order to overcome the degradation of the load transient response caused by the absence of an external capacitor, which causes high power consumption. In this paper, a capless DLDO regulator with a self-clocking burst logic for ultralow power applications is proposed. The self-generated clock in the burst mode of the proposed burst logic is activated temporally in order to achieve both faster load transient response and lower quiescent current. The proposed DLDO regulator is implemented in 14-nm FinFET CMOS technology. The quiescent current and figure-of-merit (FoM) of the proposed DLDO regulator are 0.69 mu A and 0.097 ps, respectively, with an active area of 0.0035 mm(2), excluding a 0.1-nF integrated output capacitor.
机译:常规的无电容数字低压降(DLDO)稳压器采用高速时钟或突发模式,但要消耗较大的静态电流,以克服由于缺少外部电容器而导致的负载瞬态响应的下降。导致高功耗。本文提出了一种用于超低功耗应用的具有自计时脉冲串逻辑的无电容DLDO稳压器。为了实现更快的负载瞬态响应和更低的静态电流,在所提出的突发逻辑的突发模式下自发产生的时钟被暂时激活。拟议的DLDO稳压器采用14纳米FinFET CMOS技术实现。拟议的DLDO稳压器的静态电流和品质因数(FoM)分别为0.69μA和0.097 ps,其有效面积为0.0035 mm(2),不包括0.1nF集成输出电容器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号