...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 2.5-Gb/s 15-mW clock recovery circuit
【24h】

A 2.5-Gb/s 15-mW clock recovery circuit

机译:2.5Gb / s 15mW时钟恢复电路

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes the design of a 2.5-Gb/s 15-mW clock recovery circuit based on the quadricorrelator architecture. Employing both phase and frequency detection, the circuit combines high-speed operations such as differentiation, full-wave rectification, and mixing in one stage to lower the power dissipation. In addition, a two-stage voltage-controlled oscillator is utilized that incorporates both phase shift elements to provide a wide tuning range and isolation techniques to suppress the feedthrough due to input data transitions. Fabricated in a 20-GHz 1-/spl mu/m BiCMOS technology, the circuit exhibits an rms jitter of 9.5 ps and a capture range of 300 MHz.
机译:本文介绍了基于正交整流器架构的2.5 Gb / s 15 mW时钟恢复电路的设计。该电路利用相位和频率检测,将差分,全波整流和混频等高速操作组合在一起,以降低功耗。另外,利用了两级压控振荡器,该振荡器结合了两个相移元件以提供宽的调谐范围和隔离技术来抑制由于输入数据跃迁而引起的馈通。该电路采用20 GHz 1- / spl mu / m BiCMOS技术制造,具有9.5 ps的均方根抖动和300 MHz的捕获范围。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号