...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A PWM signal processing core circuit based on a switched current integration technique
【24h】

A PWM signal processing core circuit based on a switched current integration technique

机译:基于开关电流积分技术的PWM信号处理核心电路

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A highly functional circuit for pulse width modulation (PWM) signal processing is proposed as a core of the A-D merged circuit architecture for time-domain information processing. The core circuit employs a switched-current integration technique as its computing architecture and functions as a linear arithmetic operator, a memory, and also a delaying device of PWM signals. A 0.8-/spl mu/m CMOS test chip includes 110 transistors plus two capacitors and performs parallel additions and multiplications at the accuracy of 1.2 ns. A cumulative property of the technique allows the circuit to serve as a low-power accumulator that consumes 23% of the energy of the full digital 7-b accumulator. A PWM multiply-accumulate unit and a nonlinear operation unit are also proposed to extend functionality of the circuit. Since the PWM signal carries multibit data in a binary amplitude pulse, these circuits can be favorably applicable to low-voltage and low-power designs in the deep submicrometer era.
机译:提出了一种用于脉冲宽度调制(PWM)信号处理的高性能电路,作为用于时域信息处理的A-D合并电路架构的核心。核心电路采用开关电流积分技术作为其计算架构,并充当线性算术运算器,存储器以及PWM信号的延迟设备。一个0.8- / spl mu / m CMOS测试芯片包括110个晶体管和两个电容器,并以1.2 ns的精度执行并行加法和乘法。该技术的累加特性使电路可用作低功耗累加器,消耗的电量为全数字7-b累加器的23%。还提出了PWM乘法累加单元和非线性运算单元,以扩展电路的功能。由于PWM信号以二进制幅度脉冲传送多位数据,因此这些电路可以很好地应用于深亚微米时代的低压和低功耗设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号