...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >110-GB/s simultaneous bidirectional transceiver logic synchronized with a system clock
【24h】

110-GB/s simultaneous bidirectional transceiver logic synchronized with a system clock

机译:与系统时钟同步的110 GB / s同步双向收发器逻辑

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A simultaneous bidirectional transceiver logic (SBTL), for a 0.25 /spl mu/m CMOS embedded array, has a low-voltage-swing input flip-flop circuit and an output flip-flop with a boundary scan to enable a 1.1-Gb/s data transfer per LSI pin with a 550-MHz system clock. Clock skew and jitter minimization enables high bandwidth in a phase-locked system. Measured latency time for transmission is less than 3.0 ns during simultaneous switching mode when the cable length is 18 cm. Average power consumption is 12 mW per pin at 550 MHz. A low-noise output buffer and a controlled collapse chip connection (C4)-based 1595-pin package with on-package capacitors achieve 100-byte data bus. The maximum data bandwidth per LSI is 110 GB/s.
机译:用于0.25 / spl mu / m CMOS嵌入式阵列的同时双向收发器逻辑(SBTL)具有低压摆幅输入触发器电路和带有边界扫描的输出触发器,以实现1.1 Gb / s带有550MHz系统时钟的每个LSI引脚的数据传输。时钟偏斜和抖动最小化可在锁相系统中实现高带宽。在电缆长度为18 cm的同时切换模式下,测得的传输延迟时间小于3.0 ns。在550 MHz时,每个引脚的平均功耗为12 mW。低噪声输出缓冲器和基于可控塌陷芯片连接(C4)的1595引脚封装以及封装上电容器可实现100字节数据总线。每个LSI的最大数据带宽为110 GB / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号