首页> 外文期刊>IEEE Journal of Solid-State Circuits >Low-power clock-deskew buffer for high-speed digital circuits
【24h】

Low-power clock-deskew buffer for high-speed digital circuits

机译:用于高速数字电路的低功耗时钟偏移校正缓冲器

获取原文
获取原文并翻译 | 示例
           

摘要

An IC containing four clock deskew buffers using the delay-locked-loop technology has been fabricated in a 0.6 /spl mu/m single poly double metal CMOS process. The core chip area is 0.9/spl times/0.9 mm/sup 2/. The maximum operating frequency is 80 MHz, and the total power dissipation of the four deskew buffers is 59 mW for a 3 V supply voltage. The maximum clock skew after deskewing is less than 300 ps, and the peak-to-peak clock jitter is less than 170 ps. The deskew range is 0.5-3.8 ns.
机译:采用0.6 / splμm/ m单多晶硅双金属CMOS工艺制造了使用延迟锁定环技术的包含四个时钟去歪斜缓冲器的IC。核心芯片面积为0.9 / spl倍/0.9 mm / sup 2 /。最大工作频率为80 MHz,对于3 V电源电压,四个去歪斜缓冲器的总功耗为59 mW。去偏斜后的最大时钟偏斜小于300 ps,峰峰值时钟抖动小于170 ps。偏移校正范围为0.5-3.8 ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号