首页> 外文期刊>IEEE Journal of Solid-State Circuits >New three-dimensional memory array architecture for future ultrahigh-density DRAM
【24h】

New three-dimensional memory array architecture for future ultrahigh-density DRAM

机译:面向未来超高密度DRAM的新型三维存储器阵列架构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a three-dimensional (3-D) memory array architecture is proposed. This new architecture is realized by stacking several cells in series vertically on each cell located in a two-dimensional array matrix. Therefore, this memory array architecture has a conventional horizontal row and column address and new vertical row address. The total bit-line capacitance of this proposed architecture's DRAM is suppressed to 37% of normal DRAM when one bit-line has 1-Kbit cells and the same design rules are used. Moreover, an array area of 1-Mbit DRAM using the proposed architecture is reduced to 11.5% of normal DRAM using the same design rules. This proposed architecture's DRAM can realize small bit-line capacitance and small array area simultaneously. Therefore, this proposed 3-D memory array architecture is suitable for future ultrahigh-density DRAM.
机译:本文提出了一种三维(3-D)存储器阵列架构。通过在垂直二维阵列矩阵中的每个单元上垂直堆叠几个单元来实现这种新架构。因此,这种存储器阵列架构具有常规的水平行和列地址以及新的垂直行地址。当一条位线具有1 Kbit的单元并且使用相同的设计规则时,此提议的体系结构DRAM的总位线电容被抑制为正常DRAM的37%。而且,使用相同的设计规则,使用所提出的体系结构的1-Mbit DRAM的阵列面积减少到普通DRAM的11.5%。所提出的体系结构的DRAM可以同时实现小的位线电容和小的阵列面积。因此,该提出的3-D存储器阵列架构适用于未来的超高密度DRAM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号