...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A low-jitter 1.9-V CMOS PLL for UltraSPARC microprocessor applications
【24h】

A low-jitter 1.9-V CMOS PLL for UltraSPARC microprocessor applications

机译:适用于UltraSPARC微处理器应用的低抖动1.9V CMOS PLL

获取原文
获取原文并翻译 | 示例
           

摘要

A phase-locked loop (PLL) for CMOS UltraSPARC microprocessor applications uses a loop filter referenced to a quiet power supply and achieves measured clock period jitter of /spl plusmn/25 ps at 360 MHz. The fully integrated CMOS PLL uses a charge-pump phase/frequency detector, a single-capacitor loop filter, and a feedforward error correction architecture. Loop characteristics are analyzed and verified by measurements. The measured sensitivity of clock period jitter to supply voltage is 2.6 ps/100 mv over an analog supply-voltage range of 1.6-2.1 V; the measured output operating frequency range is 8.5-660 MHz. Fabricated in an area of 310/spl times/280 /spl mu/m/sup 2/ in a 0.25-/spl mu/m CMOS process, the PLL dissipates 25 mW from a 1.9-V supply.
机译:用于CMOS UltraSPARC微处理器应用的锁相环(PLL)使用以安静电源为参考的环路滤波器,并在360 MHz时实现了/ spl plusmn / 25 ps的测量时钟周期抖动。完全集成的CMOS PLL使用电荷泵相位/频率检测器,单电容器环路滤波器和前馈误差校正架构。环路特性通过测量进行分析和验证。在1.6-2.1 V的模拟电源电压范围内,测得的时钟周期抖动对电源电压的灵敏度为2.6 ps / 100 mv。测量的输出工作频率范围是8.5-660 MHz。 PLL以0.25- / spl mu / m CMOS工艺制造,面积为310 / spl次/ 280 / spl mu / m / sup 2 /,通过1.9V电源消耗的功率为25 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号