首页> 外文期刊>IEEE Journal of Solid-State Circuits >The Impact of Low-Holding-Voltage Issue in High-Voltage CMOS Technology and the Design of Latchup-Free Power-Rail ESD Clamp Circuit for LCD Driver ICs
【24h】

The Impact of Low-Holding-Voltage Issue in High-Voltage CMOS Technology and the Design of Latchup-Free Power-Rail ESD Clamp Circuit for LCD Driver ICs

机译:低压问题对高压CMOS技术的影响以及LCD驱动器IC的无闩锁电源轨ESD钳位电路设计

获取原文
获取原文并翻译 | 示例
           

摘要

The holding voltage of the high-voltage devices in snapback breakdown condition has been found to be much smaller than the power supply voltage. Such characteristics will cause the LCD driver ICs to be susceptible to the latchup-like danger in the practical system applications, especially while these devices are used in the power-rail ESD clamp circuit. A new latchup-free design on the power-rail ESD clamp circuit with stacked-field-oxide structure is proposed and successfully verified in a 0.25-μm 40-V CMOS process to achieve the desired ESD level. The total holding voltage of the stacked-field-oxide structure in snapback breakdown condition can be larger than the power supply voltage. Therefore, latchup or latchup-like issues can be avoided by stacked-field-oxide structures for the IC applications with power supply of 40 V.
机译:已经发现,在击穿击穿条件下的高压设备的保持电压远小于电源电压。这样的特性将导致LCD驱动器IC在实际系统应用中容易遭受类似闩锁的危险,尤其是当这些器件用于电源导轨ESD钳位电路时。提出了一种具有堆叠场氧化物结构的电源轨ESD钳位电路的新的无闩锁设计,并已在0.25μm的40V CMOS工艺中成功进行了验证,以实现所需的ESD电平。骤回击穿条件下的堆叠场氧化物结构的总保持电压可以大于电源电压。因此,通过电源为40 V的IC应用的堆叠场氧化物结构可以避免闩锁或类似闩锁的问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号