首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 40 Gb/s Serial Link Transceiver in 28 nm CMOS Technology
【24h】

A 40 Gb/s Serial Link Transceiver in 28 nm CMOS Technology

机译:采用28 nm CMOS技术的40 Gb / s串行链路收发器

获取原文
获取原文并翻译 | 示例
           

摘要

A 40 Gb/s serial link interface is presented that includes four lanes of transceiver optimized for chip-to-chip communication while compensating for 20 dB of channel loss. Transmit equalization consists of a 2-tap feed-forward equalizer (FFE) while receive equalization includes a 2-tap FFE using a transversal filter, a 3-stage continuous-time linear equalizer with active feedback, and discrete-time equalizers consisting of a 17-tap decision feedback equalizer (DFE) and a 3-tap sampled FFE. The receiver uses quarter-rate double integrate-and-hold sampling. The clock and data recovery (CDR) unit uses a split-path CDR/DFE design which facilitates wider bandwidth and lower jitter simultaneously. A phase detection scheme that filters out edges affected by residual inter-symbol interference allows recovering a low-jitter clock from a partially-equalized eye. A fractional-N PLL is implemented for frequency offset tracking. Combining these techniques, the digital CDR recovers a stable 10 GHz clock from an eye containing 0.8 UI p-p input jitter and achieves 1-10 MHz of tracking bandwidth. The transceiver achieves horizontal and vertical eye openings of 0.27 UI and 120 mV, respectively, at BER = 10 -9 . The quad SerDes is realized in 28 nm CMOS technology. Amortizing common blocks, it occupies 0.81 mm per lane and achieves 23.2 mW/Gb/s power efficiency at 40 Gb/s.
机译:提出了一个40 Gb / s串行链路接口,其中包括四个通道的收发器,这些收发器针对芯片间通信进行了优化,同时补偿了20 dB的信道损耗。发送均衡由一个2抽头前馈均衡器(FFE)组成,而接收均衡包括一个使用横向滤波器的2抽头FFE,一个具有有源反馈的3级连续时间线性均衡器以及一个由17抽头决策反馈均衡器(DFE)和3抽头采样FFE。接收器使用四分之一速率双积分保持采样。时钟和数据恢复(CDR)单元采用分路CDR / DFE设计,可同时促进更宽的带宽和更低的抖动。相位检测方案可以滤除受残余符号间干扰影响的边缘,从而可以从部分均衡的眼中恢复低抖动时钟。 N分频PLL用于频率偏移跟踪。结合这些技术,数字CDR可从包含0.8 UI p-p输入抖动的眼中恢复稳定的10 GHz时钟,并实现1-10 MHz的跟踪带宽。在BER = 10 -9时,收发器的水平和垂直眼图张开分​​别为0.27 UI和120 mV。四路SerDes采用28 nm CMOS技术实现。摊销普通块,每条通道占用0.81毫米,在40 Gb / s时达到23.2 mW / Gb / s的功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号