...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 28-Gb/s 4-Tap FFE/15-Tap DFE Serial Link Transceiver in 32-nm SOI CMOS Technology
【24h】

A 28-Gb/s 4-Tap FFE/15-Tap DFE Serial Link Transceiver in 32-nm SOI CMOS Technology

机译:采用32nm SOI CMOS技术的28Gb / s 4针FFE / 15针DFE串行链路收发器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a 28-Gb/s transceiver in 32-nm SOI CMOS technology for chip-to-chip communications over high-loss electrical channels such as backplanes. The equalization needed for such applications is provided by a 4-tap baud-spaced feed-forward equalizer (FFE) in the transmitter and a two-stage peaking amplifier and 15-tap decision-feedback equalizer (DFE) in the receiver. The transmitter employs a source-series terminated (SST) driver topology which doubles the speed of existing half-rate designs. The high-frequency boost provided by the peaking amplifier is enhanced by adopting a structure with capacitively coupled parallel input stages and active feedback. A capacitive level-shifting technique is introduced in the half-rate DFE which allows a single current-integrating summer to drive the four parallel paths used for speculating the first two DFE taps. Error-free signaling at 28 Gb/s is demonstrated with the transceiver over a channel with 35 dB loss at half-baud frequency. In a four-port core configuration, the power consumption at 28 $~$Gb/s is 693 mW/lane.
机译:本文提出了一种采用32纳米SOI CMOS技术的28 Gb / s收发器,用于通过高损耗电通道(例如底板)进行芯片间通信。这种应用所需的均衡由发射机中的4抽头波特间隔前馈均衡器(FFE)和接收机中的两级峰值放大器和15抽头判决反馈均衡器(DFE)提供。该发送器采用源串联终端(SST)驱动器拓扑,该拓扑使现有半速率设计的速度提高了一倍。通过采用具有电容耦合并行输入级和有源反馈的结构,可以增强由峰值放大器提供的高频升压。在半速率DFE中引入了电容性电平移动技术,该技术允许单个电流积分加法器驱动用于推测前两个DFE抽头的四个并行路径。收发器在半波特率频率下具有35 dB损耗的信道上演示了28 Gb / s的无错误信令。在四端口核心配置中,功耗为28 $〜$ Gb / s为693 mW / lane。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号