首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 28 Gb/s Multistandard Serial Link Transceiver for Backplane Applications in 28 nm CMOS
【24h】

A 28 Gb/s Multistandard Serial Link Transceiver for Backplane Applications in 28 nm CMOS

机译:用于28 nm CMOS背板应用的28 Gb / s多标准串行链路收发器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a power- and area-efficient multistandard serial link transceiver designed for backplane application rates of up to 28 Gb/s, such as OIF CEI-25G, CEI-28G, and IEEE 802.3bj 100G-KR4. The receiver features a continuous-time linear equalizer, variable gain amplifier, and a 14-tap decision feedback equalizer, including eight floating taps. The transmitter has a 2:1 multiplexer with a duty cycle distortion corrected half-rate clock and a full-rate source-series terminated driver with a 5-tap feed-forward equalizer. The shared PLL employs a transformer-based LC-VCO that achieves a VCO tuning range of 20G to 29 GHz and 0.23 ps RMS jitter at 28.125 GHz. The transmitter output shows only 50 fs duty-cycle distortion. The transceiver can compensate a 40 dB insertion loss backplane channel (excluding package) at a data rate of 25.78 Gb/s with eight channels running simultaneously. It is fabricated in 28 nm standard CMOS and analog section consumes only 295 mW at 1 V supply with transmitter driver at 1.25 V. Such low power consumption and performance are achieved by combination of advanced 28 nm process, low power and performance driven receiver and transmitter topologies, widely adopted bandwidth extension techniques, built-in analog calibrations and one common PLL with a transformer based VCO for four transceivers.
机译:本文介绍了一种功率和面积效率高的多标准串行链路收发器,这些收发器设计用于高达28 Gb / s的背板应用速率,例如OIF CEI-25G,CEI-28G和IEEE 802.3bj 100G-KR4。该接收器具有连续时间线性均衡器,可变增益放大器和14抽头判决反馈均衡器,其中包括8个浮动抽头。该发送器具有一个2:1多路复用器,具有占空比失真校正的半速率时钟和一个具有5抽头前馈均衡器的全速率源系列端接驱动器。共享PLL采用基于变压器的LC-VCO,可实现20G至29 GHz的VCO调谐范围和28.125 GHz的0.23 ps RMS抖动。发送器输出仅显示50 fs的占空比失真。收发器可以以25.78 Gb / s的数据速率补偿40 dB的插入损耗背板通道(不包括包装),同时运行八个通道。它采用28 nm标准CMOS制造,模拟部分在1 V电源下仅消耗295 mW,发射器驱动器在1.25 V时工作。通过结合先进的28 nm工艺,低功率和性能驱动的接收器和发射器,可以实现如此低的功耗和性能。拓扑,被广泛采用的带宽扩展技术,内置模拟校准以及一个带有基于变压器的VCO的通用PLL,用于四个收发器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号