...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A current-controlled latch sense amplifier and a static power-saving input buffer for low-power architecture
【24h】

A current-controlled latch sense amplifier and a static power-saving input buffer for low-power architecture

机译:用于低功耗架构的电流控制锁存读出放大器和静态省电输入缓冲器

获取原文
获取原文并翻译 | 示例
           

摘要

Two new power-saving schemes for high-performance VLSIs with a large-scale memory and many interface signals are described. One is a current-controlled latch sense amplifier that reduces the power dissipation by stopping sense current automatically. This sense amplifier reduces power without degrading access time compared with the conventional current-mirror sense amplifier. The other is a static power-saving input buffer (SPSIB) that reduces DC current in interface circuits receiving TTL high input level. The effectiveness of these new circuits is demonstrated with a 512-kb high-speed SRAM.
机译:描述了两种新的省电方案,这些方案用于具有大规模存储器和许多接口信号的高性能VLSI。一种是电流控制的锁存检测放大器,它通过自动停止检测电流来降低功耗。与传统的电流镜感应放大器相比,该感应放大器在不降低访问时间的情况下降低了功耗。另一个是静态省电输入缓冲器(SPSIB),可减少接收TTL高输入电平的接口电路中的直流电流。 512 kb高速SRAM证明了这些新电路的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号