首页> 外文期刊>Security and Communications Networks >FPGA implementation of AES algorithm for high throughput using folded parallel architecture
【24h】

FPGA implementation of AES algorithm for high throughput using folded parallel architecture

机译:使用折叠并行架构实现高吞吐量的AES算法的FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents high throughput architecture for the hardware implementation of Advanced Encryption Standard algorithm. Advanced Encryption Standard is the industry standard crypto algorithm for encryption and is used for protecting secret information. This work is mainly targeted for low-cost embedded applications. This paper introduces parallel operation in the folded architecture to obtain better throughput. The design is coded in Very High-speed Integrated Circuit Hardware Description Language. Timing simulation is performed to verify the functionality of the designed circuit. The proposed structure is implemented in Virtex-6 XC6VLX75T FPGA device. This work gives a high throughput of 37.1Gb/s with a maximum frequency of 505.5MHz, which is 20% higher than the maximum throughput reported in the literature. Copyright (c) 2012 John Wiley & Sons, Ltd.
机译:本文提出了用于高级加密标准算法的硬件实现的高吞吐量架构。高级加密标准是用于加密的行业标准加密算法,用于保护机密信息。这项工作主要针对低成本嵌入式应用程序。本文介绍了折叠式架构中的并行操作以获得更好的吞吐量。该设计以超高速集成电路硬件描述语言编码。执行时序仿真以验证设计电路的功能。拟议的结构在Virtex-6 XC6VLX75T FPGA器件中实现。这项工作可提供37.1Gb / s的高吞吐量,最大频率为505.5MHz,比文献中报道的最大吞吐量高20%。版权所有(c)2012 John Wiley&Sons,Ltd.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号