首页> 外文期刊>Parallel and Distributed Systems, IEEE Transactions on >An Efficient and Scalable Semiconductor Architecture for Parallel Automata Processing
【24h】

An Efficient and Scalable Semiconductor Architecture for Parallel Automata Processing

机译:用于并行自动机处理的高效可扩展半导体架构

获取原文
获取原文并翻译 | 示例
           

摘要

We present the design and development of the automata processor, a massively parallel non-von Neumann semiconductor architecture that is purpose-built for automata processing. This architecture can directly implement non-deterministic finite automata in hardware and can be used to implement complex regular expressions, as well as other types of automata which cannot be expressed as regular expressions. We demonstrate that this architecture exceeds the capabilities of high-performance FPGA-based implementations of regular expression processors. We report on the development of an XML-based language for describing automata for easy compilation targeted to the hardware. The automata processor can be effectively utilized in a diverse array of applications driven by pattern matching, such as cyber security and computational biology.
机译:我们介绍自动机处理器的设计和开发,这是一种大规模并行的非冯·诺伊曼半导体架构,专门为自动机处理而构建。该体系结构可以直接在硬件中实现非确定性有限自动机,并且可以用于实现复杂的正则表达式以及其他无法表达为正则表达式的自动机。我们证明了该架构超出了基于FPGA的正则表达式处理器高性能实现的能力。我们报告了一种基于XML的语言的开发情况,该语言用于描述针对硬件的自动编译功能,以便于轻松编译。自动机处理器可以有效地用于由模式匹配驱动的各种应用程序中,例如网络安全和计算生物学。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号