【24h】

Design and fabrication of a 0.25 μm Rad-Hard ASIC for ALICE ITS data acquisition system

机译:用于ALICE ITS数据采集系统的0.25μmRad-Hard ASIC的设计与制造

获取原文
获取原文并翻译 | 示例

摘要

This paper explains the design and the realization of a digital Rad-Hard chip. The design is a part of the Large Hadron Collider (LHC), A Large Ion Collider Experiment (ALICE) at CERN. The chip has been designed in VHDL-Verilog language and implemented in 0.25 μm CMOS 3-metal Rad-Hard CERN library. It is composed of 10 kgates, 84 I/O pads out of the 100 total pads, it is clocked at 40 MHz, it is pad-limited and the whole die area is 4 x 4 mm~2. The chip has been tested over 20 packaged samples and it has been proved that 12 out of 20 chips work well.
机译:本文介绍了数字Rad-Hard芯片的设计和实现。该设计是CERN的大型强子对撞机(LHC)和大型离子对撞机实验(ALICE)的一部分。该芯片采用VHDL-Verilog语言设计,并以0.25μmCMOS 3金属Rad-Hard CERN库实现。它由10个针脚,100个总焊盘中的84个I / O焊盘组成,时钟频率为40 MHz,受焊盘限制,整个芯片面积为4 x 4 mm〜2。该芯片已经过20多个封装样品的测试,并且已经证明20个芯片中的12个可以很好地工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号