首页> 外文期刊>Nuclear Instruments & Methods in Physics Research >Design and test of clock distribution circuits for the Macro Pixel ASIC
【24h】

Design and test of clock distribution circuits for the Macro Pixel ASIC

机译:Macro Pixel ASIC的时钟分配电路的设计和测试

获取原文
获取原文并翻译 | 示例

摘要

Clock distribution circuits account for a significant fraction of the power dissipation of the Macro Pixel ASIC (MPA), designed for the pixel layer readout of the so-called Pixel-Strip module in the innermost part of the CMS tracker at the High Luminosity LHC. A test chip including low power clock distribution circuits of the MPA has been designed in a 65 nm CMOS technology and thoroughly tested. This work summarizes the experimental results relevant to the prototype chip, focusing particularly on the power and speed performance and compares such results with those coming from circuit simulations.
机译:时钟分配电路占Macro Pixel ASIC(MPA)功耗的很大一部分,该MPA是为在高亮度LHC CMS跟踪器最内部的所谓的Pixel-Strip模块的像素层读出而设计的。包含MPA的低功耗时钟分配电路的测试芯片已采用65 nm CMOS技术进行了设计并经过了全面测试。这项工作总结了与原型芯片相关的实验结果,尤其着重于功率和速度性能,并将这些结果与电路仿真得到的结果进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号