首页> 外文期刊>Nuclear Instruments & Methods in Physics Research. B, Beam Interactions with Materials and Atoms >A high speed BiCMOS comparator ASIC with voltage adjustable hysteresis
【24h】

A high speed BiCMOS comparator ASIC with voltage adjustable hysteresis

机译:具有电压可调滞后的高速BICMOS比较器ASIC

获取原文
获取原文并翻译 | 示例

摘要

A design of high-speed comparator ASIC, fabricated in 0.35 urn SiGe BiCMOS process is presented. This ASIC is designed as a part of the front-end readout electronics development for Resistive Plate Chamber detector of Iron Calorimeter experiment of India based Neutrino Observatory. The ASIC comprises eight channels of high-speed voltage comparator with LVDS driver. A novel technique is used to implement a small voltage adjustable hysteresis in the comparator without additional power, area and circuit complexity. This ASIC multiplexes input analog signals through an on-chip high-speed 50 Ω cable driver. The analog multiplexer supports daisy and non-daisy modes for access of input signals. The ASIC has power consumption of ~ 13 mW/channel. The comparator LVDS output rise time is ~ 900 ps. The measured timing precision of the ASIC is ~ 40 ps RMS.
机译:介绍了在0.35瓮SiGe BICMOS工艺中制造的高速比较ASIC的设计。该ASIC设计为印度基于中微子天文台的铁卡量计的电阻板室检测器的前端读出电子开发的一部分。 ASIC包括具有LVDS驱动器的八个高速电压比较器的通道。一种新颖的技术用于在没有额外的功率,区域和电路复杂度的情况下实现比较器中的小电压可调滞后。该ASIC通过片上高速50Ω电缆驱动器多路复用输入模拟信号。模拟多路复用器支持用于访问输入信号的菊花和非菊花模式。 ASIC具有〜13 MW /频道的功耗。比较器LVDS输出上升时间为〜900 ps。 ASIC的测量定时精度为约40 ps rms。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号