首页> 外文期刊>IEEE Transactions on Neural Networks >Specification and implementation of a digital Hopfield-type associative memory with on-chip training
【24h】

Specification and implementation of a digital Hopfield-type associative memory with on-chip training

机译:带有片上训练的数字Hopfield型关联存储器的规范和实现

获取原文
获取原文并翻译 | 示例

摘要

The definition of the requirements for the design of a neural network associative memory, with on-chip training, in standard digital CMOS technology is addressed. Various learning rules that can be integrated in silicon and the associative memory properties of the resulting networks are investigated. The relationships between the architecture of the circuit and the learning rule are studied in order to minimize the extra circuitry required for the implementation of training. A 64-neuron associative memory with on-chip training has been manufactured, and its future extensions are outlined. Beyond the application to the specific circuit described, the general methodology for determining the accuracy requirements can be applied to other circuits and to other autoassociative memory architectures.
机译:提出了在标准数字CMOS技术中经过片上训练的神经网络关联存储器设计要求的定义。研究了可以集成在硅片中的各种学习规则以及所得网络的关联存储属性。研究电路的架构与学习规则之间的关系,以最大程度地减少实施培训所需的额外电路。已经制造出带有片上训练的64神经元关联存储器,并概述了其未来的扩展。除了应用于所描述的特定电路之外,用于确定精度要求的通用方法还可以应用于其他电路和其他自动关联存储器架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号