首页> 外文期刊>IEEE microwave and wireless components letters >A Three-Dimensional Stacked-Chip Star-Wiring Interconnection for a Digital Noise-Free and Low-Jitter I/O Clock Distribution Network
【24h】

A Three-Dimensional Stacked-Chip Star-Wiring Interconnection for a Digital Noise-Free and Low-Jitter I/O Clock Distribution Network

机译:用于数字无噪声和低抖动I / O时钟分配网络的三维堆叠芯片星形布线互连

获取原文
获取原文并翻译 | 示例

摘要

Cascaded repeaters are indispensable circuit elements in conventional on-chip clock distribution networks due to heavy loss characteristics of on-chip global interconnections. However, cascaded repeaters cause significant jitter and skew problems in clock distribution networks when they are affected by power supply switching noise generated by digital logic blocks located on the same die. In this letter, we present a new three-dimensional (3-D) stacked-chip star-wiring interconnection scheme to make a clock distribution network free from both on-chip and package-level power supply noise coupling. The proposed clock distribution scheme provides an extremely low-jitter and low-skew clock signal by replacing the cascaded repeaters with lossless star-wiring interconnections on a 3-D stacked-chip package. We have demonstrated a 500-MHz input/output (I/O) clock delivery with 34-ps peak-to-peak jitter and a skew of 11ps, while a conventional I/O clock scheme exhibited a 146-ps peak-to-peak jitter and a 177-ps skew in the same power supply noise environment
机译:由于片上全局互连的严重损耗特性,级联转发器是常规片上时钟分配网络中必不可少的电路元件。但是,级联转发器受同一芯片上数字逻辑模块产生的电源开关噪声的影响时,会在时钟分配网络中引起严重的抖动和偏斜问题。在这封信中,我们提出了一种新的三维(3-D)堆叠芯片星形布线互连方案,以使时钟分配网络摆脱片上和封装级电​​源噪声耦合的影响。所提出的时钟分配方案通过在3-D堆叠芯片封装上用无损星形布线互连代替级联中继器,从而提供了极低的抖动和低偏斜的时钟信号。我们已经演示了500 MHz输入/输出(I / O)时钟传递,具有34ps峰峰值抖动和11ps的时滞,而传统的I / O时钟方案展示了146ps的峰峰值。在相同的电源噪声环境中出现峰值抖动和177ps时滞

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号