首页> 外文期刊>Microprocessors and microsystems >Design and implementation of low power and high speed multiplier using quaternary carry look-ahead adder
【24h】

Design and implementation of low power and high speed multiplier using quaternary carry look-ahead adder

机译:使用第四纪携带展望加法器的低功率和高速乘法器的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

Need of Digital Signal Processing (DSP) systems which is embedded and portable has been increasing as a result of the speed growth of semiconductor technology. Multiplier is a most crucial part in almost every DSP application. So, the low power, high speed multipliers is needed for high speed DSP. Array multiplier is one of the fast multiplier because it has regular structure and it can be designed very easily. Array multiplier is used for multiplication of unsigned numbers by using full adders and half adders. It depends on the previous computations of partial sum to produce the final output. Hence, delay is more to produce the output. In the previous work, Complementary Metal Oxide Semiconductor (CMOS) Carry Look-ahead Adders (CLA) and CMOS power gating based CLA are used for maximizing the speed of the multiplier and to improve the power dissipation with minimum delay. CMOS logic is based on radix 2(binary) number system. In arithmetic operation, major issue corresponds to carry in binary number system. Higher radix number system like Quaternary Signed Digit (QSD) can be used for performing arithmetic operations without carry. The proposed system designed an array multiplier with Quaternary Signed Digit number system (QSD) based Carry Look-Ahead Adder (CLA) to improve the performance. Generally, the quaternary devices require simpler circuit to process same amount of data than that needed in binary logic devices. Hence the Quaternary logic is applied in the CLA to improve the speed of adder and high throughput. In array multiplier architecture, instead of full adders, carry look-ahead adder based on QSD are used. This facilitates low consumption of power and quick multiplication. Tanner EDA tool is used for simulating the proposed multiplier circuit in 180 nm technology. With respect to area, Power Delay Product (PDP), Average power proposed QSD CLA multiplier is compared with Power gating CLA and CLA multiplier. (C) 2020 Elsevier B.V. All rights reserved.
机译:由于半导体技术的速度增长,需要嵌入数字信号处理(DSP)系统的数字信号处理(DSP)系统已经增加。乘数几乎每个DSP应用程序都是最重要的部分。因此,高速DSP需要低功耗,高速乘法器。阵列乘数是快速乘法器之一,因为它具有常规结构,它可以非常容易地设计。阵列乘数用于通过使用完整的添加剂和半加加法器来乘以无符号号码。它取决于部分总和的先前计算以产生最终输出。因此,延迟更多地产生输出。在先前的工作中,使用互补金属氧化物半导体(CMOS)携带远导加法器(CLA)和CMOS功率门控CLA用于最大化乘法器的速度,并提高最小延迟的功耗。 CMOS逻辑基于基于基于RADIX 2(二进制)编号系统。在算术运算中,主要问题对应于携带二进制数字系统。较高的基数编号系统,如四元签名的数字(QSD)可用于在没有携带的情况下执行算术运算。所提出的系统设计了一个阵列乘法器,具有四元数位数字系统(QSD)的携带展示前瞻加法器(CLA),以提高性能。通常,四元设备需要更简单的电路来处理与二进制逻辑设备中所需的相同量的数据。因此,第三节逻辑应用于CLA,以提高加法器和高吞吐量的速度。在阵列乘数架构中,而不是完整添加剂,使用基于QSD的携带远程加法器。这有助于低功耗和快速乘法。 Tanner EDA工具用于在180nm技术中模拟所提出的乘法器电路。关于区域,功率延迟产品(PDP),将平均功率提出的QSD CLA乘数与功率门控CLA和CLA乘法器进行比较。 (c)2020 Elsevier B.v.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号