首页> 外文期刊>Microprocessors and microsystems >Reliable data path design of VLIW processor cores with comprehensive error-coverage assessment
【24h】

Reliable data path design of VLIW processor cores with comprehensive error-coverage assessment

机译:具有全面的错误覆盖评估的VLIW处理器内核的可靠数据路径设计

获取原文
获取原文并翻译 | 示例

摘要

In this paper, an effective fault-tolerant framework offering very high error coverage with zero detection latency is proposed to protect the data paths of VLIW processor cores. The feature of zero detection latency is essential to real-time error-recovery. The proposed framework provides the error-handling schemes of varying hardware complexity, performance and error coverage to be selected. A case study with an experimental VLIW architecture implemented in VHDL was used to demonstrate the impacts of our technique on hardware overhead and performance degradation. The fault injection experiments were performed to characterize the effects of fault-occurring frequency as well as workload variations on the error coverage, and the permanent faults on the length of time spent for error-recovery. The results observed from the experiments show that our approach can well protect the VLIW data paths even in a very severe fault scenario. As a result, the proposed fault-tolerant VLIW core is quite suitable for the highly dependable embedded applications.
机译:本文提出了一种有效的容错框架,该框架提供了很高的错误覆盖率和零检测延迟,可以保护VLIW处理器内核的数据路径。零检测等待时间的功能对于实时错误恢复至关重要。所提出的框架提供了各种硬件复杂度,性能和错误覆盖范围不同的错误处理方案。以在VHDL中实现的实验性VLIW架构为例的案例研究用于证明我们的技术对硬件开销和性能下降的影响。进行故障注入实验以表征故障发生频率以及工作量变化对错误覆盖率的影响,以及永久性故障对错误恢复所花费时间的影响。从实验中观察到的结果表明,即使在非常严重的故障情况下,我们的方法也可以很好地保护VLIW数据路径。结果,所提出的容错VLIW内核非常适合高度可靠的嵌入式应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号