首页> 外文期刊>Microprocessors and microsystems >Hardware software partitioning of control data flow graph on system on programmable chip
【24h】

Hardware software partitioning of control data flow graph on system on programmable chip

机译:可编程芯片系统上控制数据流程图的硬件软件划分

获取原文
获取原文并翻译 | 示例

摘要

A System On Programmable Chip (SOPC) is a circuit that integrates all components of an electronic system into a single chip. It may consist of memories, one or more microprocessors, interface devices, configurable logic blocks and other necessary components to achieve an intended function. In this paper, we propose a new hardware software partitioning algorithm of control data flow graph for SOPC. The main aim of our algorithm is to find a best compromise between hardware and software implementation of operations in order to satisfy design constraints in terms of latency and hardware resources of the target application. Our algorithm has been evaluated on real hardware device. In fact, experimentations have been done using a real FPGA Virtex-5. Results have shown that our algorithm provides a better performing system with the lowest possible cost compared to existing approaches. (C) 2015 Elsevier B.V. All rights reserved.
机译:可编程芯片系统(SOPC)是将电子系统的所有组件集成到单个芯片中的电路。它可能包含存储器,一个或多个微处理器,接口设备,可配置逻辑块以及其他实现预期功能的必要组件。本文提出了一种新的SOPC控制数据流图的硬件软件划分算法。我们算法的主要目的是在操作的硬件和软件实现之间找到最佳的折衷方案,以便在目标应用程序的延迟和硬件资源方面满足设计约束。我们的算法已在真实的硬件设备上进行了评估。实际上,已经使用真实的FPGA Virtex-5进行了实验。结果表明,与现有方法相比,我们的算法以最低的成本提供了性能更好的系统。 (C)2015 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号