首页> 外文期刊>Microelectronics & Reliability >System-level design optimization of reliable and low power multiprocessor system-on-chip
【24h】

System-level design optimization of reliable and low power multiprocessor system-on-chip

机译:可靠且低功耗的多处理器片上系统的系统级设计优化

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we study the impact of application task mapping on the reliability of multiprocessor system-on-chip (MPSoC) application in the presence of soft errors. Based on this study, we propose a novel system-level design optimization of an MPSoC application through joint power minimization and reliability improvement. The power minimization is carried out using voltage scaling technique, while reliability improvement is achieved through careful choice of application task mapping on the homogeneous MPSoC processing cores. The overall aim is to minimize the number of single-event upsets (SEUs) experienced by the MPSoC application for suitably identified voltage scaling of the system processing cores such that the power is reduced and the specified real-time constraint is met. We evaluate the effectiveness of the proposed design optimization using a number of different applications, including MPEC-2 video decoder and synthetic applications. We show that for an MPEG-2 decoder with four processing cores, the proposed soft error-aware optimization produces a design with 38% less SEUs than soft error-unaware design optimization for an arbitrary soft error rate of 10~(-9), while consuming 9% less power and meeting a given real-time constraint. Furthermore, we investigate the impact of architecture allocation (allocation of processing cores) and show that for an MPSoC with six processing cores and a given real-time constraint, the proposed optimization produces design with up to 7% less SEUs compared to soft error-unaware designs at the cost of 5.5% higher power.
机译:在本文中,我们研究了在存在软错误的情况下,应用程序任务映射对多处理器片上系统(MPSoC)应用程序的可靠性的影响。基于这项研究,我们提出了一种通过联合功耗最小化和可靠性改善对MPSoC应用进行系统设计的新颖优化。使用电压缩放技术可以实现功耗最小化,而通过仔细选择同类MPSoC处理内核上的应用任务映射可以提高可靠性。总体目标是最大程度地减少MPSoC应用程序遇到的单事件翻转(SEU)的次数,以适当识别系统处理内核的电压缩放比例,从而降低功耗并满足指定的实时约束。我们使用许多不同的应用程序(包括MPEC-2视频解码器和合成应用程序)评估所提出的设计优化的有效性。我们表明,对于具有四个处理核心的MPEG-2解码器,对于10%(-9)的任意软错误率,所提出的软错误感知优化所产生的设计比无软错误感知设计优化所产生的SEU少38%。同时功耗降低9%并满足给定的实时约束。此外,我们调查了架构分配(处理内核的分配)的影响,并表明,对于具有六个处理内核且具有给定实时约束的MPSoC,与软错误相比,所建议的优化所产生的设计最多可减少7%的SEU。无意识的设计会以高出5.5%的功耗为代价。

著录项

  • 来源
    《Microelectronics & Reliability》 |2012年第8期|p.1735-1748|共14页
  • 作者单位

    Department of Computer Science, University of Bristol, Bristol BS8 WB, UK;

    School of Electronics & Computer Science, University of Southampton, Southampton SOU 1BJ, UK;

    School of Electronics & Computer Science, University of Southampton, Southampton SOU 1BJ, UK;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号