首页> 外文期刊>Journal of VLSI signal processing >Application of Reconfigurable Computing to a High Performance Front-End Radar Signal Processor
【24h】

Application of Reconfigurable Computing to a High Performance Front-End Radar Signal Processor

机译:可重构计算在高性能前端雷达信号处理器中的应用

获取原文
获取原文并翻译 | 示例

摘要

Many radar sensor systems demand high performance front-end signal processing. The high processing throughput is driven by the fast analog-to-digital conversion sampling rate, the large number of sensor channels, and stringent requirements on the filter design leading to a large number of filter taps. The computational demands range from tens to hundreds of billion operations per second (GOPS). Fortunately, this processing is very regular, highly parallel, and well suited to VLSI hardware. We recently fielded a system consisting of 100 GOPS designed using custom VLSI chips. The system can adapt to different filter coefficients as a function of changes in the transmitted radar pulse. Although the computation is performed on custom VLSI chips, there are important reasons to attempt to solve this problem using adaptive computing devices. As feature size shrinks and field programmable gate arrays become more capable, the same filtering operation will be feasible using reconfigurable electronics. In this paper we describe the hardware architecture of this high performance radar signal processor, technology trends in reconfigurable computing, and present an alternate implementation using emerging reconfigurable technologies. We investigate the suitability of a Xilinx Virtex chip (XCV 1000) to this application. Results of simulating and implementing the application on the Xilinx chip is also discussed.
机译:许多雷达传感器系统都需要高性能的前端信号处理。快速的模数转换采样率,大量的传感器通道以及对滤波器设计的严格要求导致了大量的滤波器抽头,从而实现了高处理吞吐量。计算需求范围为每秒数百至数千亿次运算(GOPS)。幸运的是,此处理非常规则,高度并行,非常适合VLSI硬件。我们最近部署了一个系统,该系统由使用定制VLSI芯片设计的100个GOPS组成。该系统可以根据所发射雷达脉冲的变化来适应不同的滤波器系数。尽管计算是在定制的VLSI芯片上执行的,但仍有重要的原因尝试使用自适应计算设备来解决此问题。随着功能部件尺寸的缩小和现场可编程门阵列功能的增强,使用可重构电子设备进行相同的滤波操作将是可行的。在本文中,我们描述了这种高性能雷达信号处理器的硬件体系结构,可重构计算技术的发展趋势,并提出了使用新兴可重构技术的另一种实现方式。我们研究了Xilinx Virtex芯片(XCV 1000)对该应用的适用性。还讨论了在Xilinx芯片上仿真和实现应用程序的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号