首页> 外文期刊>Journal of VLSI signal processing systems >On Hardware Implementations Of DCT and Quantization Blocks for H.264/AVC
【24h】

On Hardware Implementations Of DCT and Quantization Blocks for H.264/AVC

机译:关于H.264 / AVC的DCT和量化块的硬件实现

获取原文
获取原文并翻译 | 示例
           

摘要

H.264/AVC also known as MPEG 4 part 10 or JVT, is a recently established video coding standard by the Joint Video Team (JVT) of the ISO/IEC MPEG and ITU-T VCEG. The main goal of the paper is to give a broader understanding of the design considerations for the transform and quantization blocks from H.264/ AVC, by presenting area and speed optimized implementations of these blocks. The area optimized design can be used in low performance applications like mobile devices, while the speed optimized designs can be used in high definition encoders. Various designs with these blocks were synthesized with 0.18 μm TSCM technology and were also implemented on a Xilinx FPGA. The resulting gate counts were anywhere from 294 to 47,762 gates and the throughput was anywhere from 6 to 2,552 M pixels/s depending on block and optimization. In addition, a system on a programmable chip implementation of the DCT and quantization blocks is presented, which uses the Xilinx Virtex II-Pro's FPGA and its Power PC. Using this system it is possible to process 0.8 M pixels/s.
机译:H.264 / AVC也称为MPEG 4 part 10或JVT,是ISO / IEC MPEG和ITU-T VCEG的联合视频小组(JVT)最近建立的视频编码标准。本文的主要目的是通过展示这些块的面积和速度的优化实现,来更广泛地理解H.264 / AVC的变换和量化块的设计注意事项。面积优化设计可用于移动设备等低性能应用,而速度优化设计可用于高清编码器。使用0.18μmTSCM技术合成了具有这些模块的各种设计,并且还在Xilinx FPGA上实现了这些设计。最终的门数为294至47,762门,吞吐量取决于模块和优化,为6至2,552 M像素/ s。此外,还介绍了使用DCT和量化模块在可编程芯片上实现的系统,该系统使用Xilinx Virtex II-Pro的FPGA及其Power PC。使用该系统,可以处理0.8 M像素/秒。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号