首页> 外文会议>International Conference on Image Processings >ASIC AND FPGA IMPLEMENTATIONS OF H.264 DCT AND QUANTIZATION BLOCKS
【24h】

ASIC AND FPGA IMPLEMENTATIONS OF H.264 DCT AND QUANTIZATION BLOCKS

机译:H.264 DCT和量化块的ASIC和FPGA实现

获取原文

摘要

In the search for ever better and faster video compression standards H.264 was created. With it arose the need for hardware acceleration of its very computationally intensive parts. To address this need, this paper proposes two sets of architectures for the integer discrete transform (DCT) and quantization blocks from H.264. The first set of architectures for the DCT and quantization were optimized for area, which resulted in transform and quantizer blocks that occupy 294 and 1749 gates respectively. The second set of speed optimized designs has a throughput anywhere from 11 to 2552 M pixels/s. All of the designs were synthesized for Xilinx Virtex 2-Pro and 0.18μm TSMC CMOS technology, as well as the combined DCT and Quantization blocks went through comprehensive place and route flow.
机译:在搜索中,创建了更好,更快的视频压缩标准H.264。随着它的需要,需要硬件加速度的电气增强部分。为了解决这种需求,本文提出了两组架构为整数离散变换(DCT)和H.264的量化块。 DCT和量化的第一组架构针对区域进行了优化,导致分别占用294和1749个栅极的变换和量化器块。第二组速度优化设计具有11至2552米像素的吞吐量。所有设计都是为Xilinx Virtex 2-Pro和0.18μm的TSMC CMOS技术合成的,以及组合的DCT和量化块通过综合地点和路线流动。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号