首页> 外文期刊>Journal of VLSI signal processing systems for signal, image, and video technology >Fpga Implementation Of Integer Transform And Quantizer For H.264 Encoder
【24h】

Fpga Implementation Of Integer Transform And Quantizer For H.264 Encoder

机译:H.264编码器的整数变换和量化器的Fpga实现

获取原文
获取原文并翻译 | 示例

摘要

This paper deals with the process of Transformation and Quantization that is carried out on each inter-predicted residual block in a video encoding process and their reduced complexity hardware implementation. H.264/AVC utilizes 4 × 4 integer transform, which is derived from the 4×4 DCT. We propose, a reduced complexity algorithm and a pipelined structure for the Core forward integer transform module. A multiplier-less architecture is realized with less number of shifts and adds compared to existing works. The corresponding inverse transform is exactly reversible. Each of the transformed coefficients is quantized by a scalar quantizer. The quantization step size can be varied from macroblock to macroblock. The proposed unified pipelined architecture outperforms many recent implementations in terms of gate count and is capable of processing a 4×4 residual block in 4 clock cycles.
机译:本文讨论了在视频编码过程中对每个相互预测的残差块执行的变换和量化过程及其降低的复杂性硬件实现。 H.264 / AVC利用从4×4 DCT导出的4×4整数变换。我们为Core前向整数变换模块提出了降低复杂度的算法和流水线结构。与现有作品相比,无乘法器架构可实现更少的移位和增加数量。相应的逆变换是完全可逆的。每个变换系数由标量量化器量化。量化步长可以在宏块之间变化。提出的统一流水线架构在门数方面胜过许多最新的实现,并且能够在4个时钟周期内处理4×4残留块。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号