首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Optimized Hardware Implementation for Forward Quantization of H.264/AVC
【24h】

Optimized Hardware Implementation for Forward Quantization of H.264/AVC

机译:针对H.264 / AVC进行前向量化的优化硬件实现

获取原文
获取原文并翻译 | 示例
       

摘要

An efficient implementation for the computation of the forward quantization of H.264/AVC is presented. It uses a modified reformulation of quantization expressions, in full compliance with the standard, combined with an adaptive truncated Booth multiplier to reduce hardware complexity. The JM reference software's C code has been rewritten to analyze the effect of the proposed approach. Simulations carried out on several typical video sequences with different texture characteristics demonstrate the validity of this approach with an improvement in the PSNR at low QP, between a maximum of+0.8 dB and a minimum of 0.3 dB, with a slight increment in the bit-rate of about 0.8 %. However, this improvement is smoothed for typical values of QP and only an insignificant difference is found with respect to the JM results. The proposed architecture synthesized in the AMS 0.35μm technology, which is suitable for VLSI implementation, reduces the area by 26 %, the power by 32 % and the critical path delay by 21 % in comparison with a classic implementation.
机译:提出了一种高效的H.264 / AVC前向量化计算实现。它使用完全符合标准的修改后的量化表达形式,并结合了自适应截短的Booth乘法器,以降低硬件复杂性。 JM参考软件的C代码已被重写,以分析所提出方法的效果。在具有不同纹理特征的几个典型视频序列上进行的仿真证明,这种方法的有效性在于在低QP时PSNR有所改善,最大PSNR在+0.8 dB到最小0.3 dB之间,而在比特上略有增加。率约0.8%。但是,对于QP的典型值,此改进是平滑的,并且相对于JM结果仅发现了很小的差异。与经典的实现方案相比,采用AMS0.35μm技术合成的拟议架构适合VLSI实现,其面积减少了26%,功耗降低了32%,关键路径延迟降低了21%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号