首页> 外文会议>2012 15th Euromicro Conference on Digital System Design. >High Performance Unified Architecture for Forward and Inverse Quantization in H.264/AVC
【24h】

High Performance Unified Architecture for Forward and Inverse Quantization in H.264/AVC

机译:H.264 / AVC中用于正向和反向量化的高性能统一体系结构

获取原文
获取原文并翻译 | 示例

摘要

A new high-performance and reduced hardware architecture for the computation of the H.264/AVC forward and inverse quantization operations is presented in this paper. This architecture is based on a highly flexible processing structure that is suitable for very efficient implementations using both FPGA and ASIC technologies. Moreover, it offers several different configurations, in order to provide different trade-offs in terms of performance and hardware cost. Experimental results concerning implementations using a Xilinx Virtex-5 FPGA and a 90 nm CMOS process from UMC demonstrated that the proposed architecture can be used to compute, in real-time, the forward and inverse quantization operations for videos with resolutions up to the Digital Cinema format (4096x2048 @ 30fps).
机译:本文提出了一种用于H.264 / AVC正向和逆向量化运算的新型高性能,精简硬件架构。该架构基于高度灵活的处理结构,适用于同时使用FPGA和ASIC技术的高效实施。而且,它提供了几种不同的配置,以便在性能和硬件成本方面提供不同的权衡。有关使用Xilinx Virtex-5 FPGA和UMC的90 nm CMOS工艺实施的实验结果表明,所提出的体系结构可用于实时计算分辨率高达Digital Cinema的视频的正向和逆向量化操作格式(4096x2048 @ 30fps)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号