首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >Combined CAVLC Decoder, Inverse Quantizer, and Transform Kernel in Compact H.264/AVC Decoder
【24h】

Combined CAVLC Decoder, Inverse Quantizer, and Transform Kernel in Compact H.264/AVC Decoder

机译:紧凑型H.264 / AVC解码器中的组合CAVLC解码器,逆量化器和转换内核

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a combined kernel architecture for efficiently decoding the residual data in the H.264/AVC baseline decoder is proposed. The kernel architecture in the H.264/AVC decoder consists of context-based adaptive variable length code (CAVLC) decoder, inverse quantization (IQ), and inverse transforms (IT) units. Since the decoding speeds of these kernel units vary with data, traditional methods require data buffers between these units. The first proposed architecture efficiently combines CAVLC decoding and IQ procedures. The multiple 2-D transforms architecture is applied to all inverse transforms, including the 4$,times,$ 4 inverse integer transform, the 4 $,times,$4 inverse Hadamard transform and the 2$,times,$ 2 inverse Hadamard transform, to attain fewer gate counts than those of existing transform designs. Simulation results show that the total number of gates is 14.1k and the maximum operating frequency is 130 MHz. For real-time requirements, in the worst case, the proposed architectures can achieve the operation speed of the H.264/AVC decoder up to 4VGA@30 frames/sec in 4:2:0 format.
机译:本文提出了一种组合内核体系结构,可在H.264 / AVC基准解码器中有效解码残差数据。 H.264 / AVC解码器中的内核体系结构由基于上下文的自适应可变长度代码(CAVLC)解码器,逆量化(IQ)和逆变换(IT)单元组成。由于这些内核单元的解码速度随数据而变化,因此传统方法需要这些单元之间的数据缓冲区。首先提出的架构有效地结合了CAVLC解码和IQ过程。多重2-D变换体系结构适用于所有逆变换,包括4 $ times $ 4逆整数变换,4 $ times $ 4 Hadamard逆变换和2 $ times $ 2 Hadamard逆变换,与现有的转换设计相比,获得的门数更少。仿真结果表明,门总数为14.1k,最大工作频率为130MHz。对于实时要求,在最坏的情况下,提出的体系结构可以在4:2:0格式下实现H.264 / AVC解码器的运行速度,最高可达4VGA @ 30帧/秒。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号