首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >An Architecture for Programmable Multi-core IP Accelerated Platform with an Advanced Application of H.264 Codec Implementation
【24h】

An Architecture for Programmable Multi-core IP Accelerated Platform with an Advanced Application of H.264 Codec Implementation

机译:具有H.264编解码器实现高级应用程序的可编程多核IP加速平台的体系结构

获取原文
获取原文并翻译 | 示例

摘要

A new integrated programmable platform architecture is presented, with the support of multiple accelerators and extensible processing cores. An advanced application for this architecture is to facilitate the implementation of H.264 baseline profile video codec. The platform architecture employs the novel concept of virtual socket and optimized memory access to increase the efficiency for video encoding. The proposed architecture is mapped on an integrated FPGA device, Annapolis WildCard-II™ or WildCard-4™, for verification. According to the evaluation under different configurations, the results show that the overall performance of the architecture, with the integrated accelerators, can sufficiently meet the real-time encoding requirement for H.264 BP at basic levels, and achieve about 2-5.5 and 1-3 dB improvement, in terms of PSNR, as compared with MPEG-2 MP and MPEG-4 SP, respectively. The architecture is highly extensible, and thus can be utilized to benefit the development of multi-standard video codec beyond the description in this paper.
机译:提出了一种新的集成可编程平台体系结构,并支持多个加速器和可扩展的处理核心。此体系结构的高级应用程序是为了促进H.264基线配置文件视频编解码器的实现。该平台体系结构采用了虚拟套接字和优化的内存访问的新颖概念,以提高视频编码的效率。所提议的体系结构映射到集成的FPGA器件Annapolis WildCard-II™或WildCard-4™上,以进行验证。根据不同配置下的评估,结果表明,使用集成的加速器,该体系结构的整体性能可以基本满足H.264 BP的实时编码要求,并达到2-5.5和1与MPEG-2 MP和MPEG-4 SP相比,分别在PSNR方面提高了-3 dB。该架构具有高度可扩展性,因此可以超出本文的描述范围而用于开发多标准视频编解码器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号