首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Fully Systolic FFT Architecture for Giga-sample Applications
【24h】

Fully Systolic FFT Architecture for Giga-sample Applications

机译:适用于千兆样本应用的全心动FFT架构

获取原文
获取原文并翻译 | 示例

摘要

We present a novel 4096 complex-point, fully systolic VLSI FFT architecture based on the combination of three consecutive radix-4 stages resulting in a 64-point FFT engine. The outcome of cascading these 64-point FFT engines is an improved architecture that efficiently processes large input data sets in real time. Using 64-point FFT engines reduces the buffering and the latency to one third of a fully unfolded radix-4 architecture, while the radix-4 schema simplifies the calculations within each engine. The proposed 4096 complex point architecture has been implemented on a FPGA achieving a post-route clock frequency of 200 MHz resulting in a sustained throughput of 4096 point/20.48 μs. It has also been implemented on a high performance 0.13 μm, 1P8M CMOS process achieving a worst-case (0.9 V, 125 C) post-route clock frequency of 604.5 MHz and a sustained throughput of 4096 point/3.89 μs while consuming 4.4 W. The architecture is extended to accomplish FFT computations of 16K, 64K and 256K complex points with 352, 256 and 188 MHz operating frequencies respectively.
机译:我们基于三个连续的radix-4级的组合,提出了一种新颖的4096个复点,全收缩VLSI FFT架构,从而产生了一个64点FFT引擎。级联这些64点FFT引擎的结果是改进的体系结构,该体系结构可以实时有效地处理大型输入数据集。使用64点FFT引擎可将缓冲和延迟减少到完全展开的radix-4体系结构的三分之一,而radix-4模式则简化了每个引擎中的计算。拟议的4096个复点架构已在FPGA上实现,实现了200 MHz的路由后时钟频率,从而产生了4096点/20.48μs的持续吞吐量。它还已在高性能0.13μm,1P8M CMOS工艺上实现,可实现604.5 MHz的最坏情况(0.9 V,125 C)路由后时钟频率,并在4096点/3.89μs的持续吞吐量下消耗4.4W。该架构经过扩展,可以分别以352、256和188 MHz的工作频率完成16K,64K和256K复数点的FFT计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号