首页> 外文期刊>Journal of Real-Time Image Processing >FPGA implementation of cost-effective robust Canny edge detection algorithm
【24h】

FPGA implementation of cost-effective robust Canny edge detection algorithm

机译:FPGA实现经济高效的坚固耐用的罐头边缘检测算法

获取原文
获取原文并翻译 | 示例

摘要

Implementation of Canny edge detection algorithm significantly outperforms the existing edge detection techniques in many computer vision algorithms. However, Canny edge detection algorithm is complex, time-consuming process with high hardware cost. To overcome these issues, a novel Canny edge detection algorithm is proposed in block level to detect edges without any loss. It uses sobel operator, approximation methods to compute gradient magnitude and orientation for replacing complex operations with reduced hardware cost, existing non-maximum suppression, block classification for adaptive thresholding and existing hysteresis thresholding. Pipelining is introduced to reduce latency. The proposed algorithm is implemented on Xilinx Virtex-5 FPGA and it provides better performance compared to frame-level Canny edge detection algorithm. The synthesized architecture reduces execution time by 6.8% and utilizes less resource to detect edges of 512x512 image compared to existing distributed Canny edge detection algorithm.
机译:Canny Edge检测算法的实现显着优于许多计算机视觉算法中的现有边缘检测技术。然而,Canny Edge检测算法是具有高硬件成本的复杂,耗时的过程。为了克服这些问题,在块电平中提出了一种新的罐头边缘检测算法,以检测边缘而没有任何损失。它使用Sobel运算符,近似方法来计算梯度幅度和方向,以通过减少硬件成本,现有的非最大抑制,用于自适应阈值和现有滞后阈值的块分类来替换复杂操作。引入流水线以减少延迟。所提出的算法在Xilinx Virtex-5 FPGA上实现,与帧级脆弱边缘检测算法相比,它提供了更好的性能。合成架构将执行时间减少6.8%,并利用较少的资源来检测与现有分布式Cancy边缘检测算法相比的512x512图像的边缘。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号