首页> 外文期刊>Journal of Real-Time Image Processing >FPGA implementation of cost-effective robust Canny edge detection algorithm
【24h】

FPGA implementation of cost-effective robust Canny edge detection algorithm

机译:具有成本效益的鲁棒Canny边缘检测算法的FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

Implementation of Canny edge detection algorithm significantly outperforms the existing edge detection techniques in many computer vision algorithms. However, Canny edge detection algorithm is complex, time-consuming process with high hardware cost. To overcome these issues, a novel Canny edge detection algorithm is proposed in block level to detect edges without any loss. It uses sobel operator, approximation methods to compute gradient magnitude and orientation for replacing complex operations with reduced hardware cost, existing non-maximum suppression, block classification for adaptive thresholding and existing hysteresis thresholding. Pipelining is introduced to reduce latency. The proposed algorithm is implemented on Xilinx Virtex-5 FPGA and it provides better performance compared to frame-level Canny edge detection algorithm. The synthesized architecture reduces execution time by 6.8% and utilizes less resource to detect edges of 512x512 image compared to existing distributed Canny edge detection algorithm.
机译:Canny边缘检测算法的实现大大优于许多计算机视觉算法中现有的边缘检测技术。但是,Canny边缘检测算法复杂,耗时且硬件成本高。为了克服这些问题,提出了一种新颖的Canny边缘检测算法,该算法在块级上可以无任何损失地检测边缘。它使用sobel算子,近似方法来计算梯度幅度和方向,从而以降低的硬件成本来替换复杂的操作,现有的非最大抑制量,用于自适应阈值的块分类和现有的磁滞阈值。引入流水线以减少延迟。所提出的算法是在Xilinx Virtex-5 FPGA上实现的,与帧级Canny边缘检测算法相比,它提供了更好的性能。与现有的分布式Canny边缘检测算法相比,该合成架构将执行时间减少了6.8%,并利用更少的资源来检测512x512图像的边缘。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号