...
首页> 外文期刊>Journal of Real-Time Image Processing >An efficient hardware implementation of parallel EBCOT algorithm for JPEG 2000
【24h】

An efficient hardware implementation of parallel EBCOT algorithm for JPEG 2000

机译:JPEG 2000的并行EBCOT算法的高效硬件实现

获取原文
获取原文并翻译 | 示例

摘要

With the augmentation in multimedia technology, demand for high-speed real-time image compression systems has also increased. JPEG 2000 still image compression standard is developed to accommodate such application requirements. Embedded block coding with optimal truncation (EBCOT) is an essential and computationally very demanding part of the compression process of JPEG 2000 image compression standard. Various applications, such as satellite imagery, medical imaging, digital cinema, and others, require high speed and performance EBCOT architecture. In JPEG 2000 standard, the context formation block of EBCOT tier-1 contains high complexity computation and also becomes the bottleneck in this system. In this paper, we propose a fast and efficient VLSI hardware architecture design of context formation for EBCOT tier-1. A high-speed parallel bit-plane coding (BPC) hardware architecture for the EBCOT module in JPEG 2000 is proposed and implemented. Experimental results show that our design outperforms well-known techniques with respect to the processing time. It can reach 70 % reduction when compared to bit plane sequential processing.
机译:随着多媒体技术的发展,对高速实时图像压缩系统的需求也增加了。开发了JPEG 2000静止图像压缩标准以适应此类应用程序要求。具有最佳截断功能的嵌入式块编码(EBCOT)是JPEG 2000图像压缩标准的压缩过程中必不可少且计算要求很高的部分。卫星图像,医学成像,数字电影等各种应用都需要高速和高性能的EBCOT体系结构。在JPEG 2000标准中,EBCOT tier-1的上下文形成块包含高复杂度计算,并且也成为该系统中的瓶颈。在本文中,我们提出了一种用于EBCOT tier-1的上下文形成的快速高效的VLSI硬件架构设计。提出并实现了JPEG 2000中用于EBCOT模块的高速并行位平面编码(BPC)硬件体系结构。实验结果表明,在处理时间方面,我们的设计优于知名技术。与位平面顺序处理相比,它可以减少70%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号