首页> 外文期刊>Journal of multiple-valued logic and soft computing >Design of a Low-Power Multiple-Valued Integrated Circuit Based on Dynamic Source-Coupled Logic
【24h】

Design of a Low-Power Multiple-Valued Integrated Circuit Based on Dynamic Source-Coupled Logic

机译:基于动态源耦合逻辑的低功耗多值集成电路设计

获取原文
获取原文并翻译 | 示例

摘要

A new multiple-valued current-mode integrated circuit based on dynamic source-coupled logic is proposed for a low-power arithmetic- oriented VLSI processor. A judicious combination of source-coupled logic and dynamic logic makes it possible to reduce the power dissipation while maintaining a high-speed switching capability because the dynamic logic style makes steady current flow cut off. As a typical example of a high-performance arithmetic circuit, a radix-2 signed-digit full adder based on the dynamic source-coupled logic is implemented using a 0.18 μm CMOS technology. Its power dissipation is reduced to about 70 percent in comparison with that of a corresponding binary CMOS implementation.
机译:提出了一种基于动态源耦合逻辑的新型多值电流模式集成电路,用于低功耗算术型VLSI处理器。源极耦合逻辑和动态逻辑的明智组合,可以在保持高速开关能力的同时降低功耗,因为动态逻辑风格可以切断稳定的电流。作为高性能算术电路的典型示例,使用0.18μmCMOS技术实现了基于动态源耦合逻辑的基数2有符号数字全加法器。与相应的二进制CMOS实施方案相比,其功耗降低了约70%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号