首页> 外文期刊>Journal of Computational Electronics >SCDNDTDL: a technique for designing low-power domino circuits in FinFET technology
【24h】

SCDNDTDL: a technique for designing low-power domino circuits in FinFET technology

机译:SCDNDTDL:一种用于在FinFET技术中设计低功耗Domino电路的技术

获取原文
获取原文并翻译 | 示例

摘要

A new technique called series-connected dynamic node-driven transistor domino logic (SCDNDTDL) is proposed for the design of circuits with high speed and low power consumption in fin-shaped field-effect transistor (FinFET) technology. HSPICE is used to simulate 2-, 4-, 8-, and 16-input domino OR gates in complementary metal-oxide-semiconductor (CMOS) and FinFET technology using the 32-nm Predictive Technology Model (PTM) library with a supply voltage of 0.9 V. The proposed technique shows a maximum power reduction of 73.16% in the FinFET short gate (SG) mode as compared with the conditional stacked keeper domino logic (CSK-DL) technique and a maximum delay reduction of 36.36% in the FinFET SG mode as compared with the voltage comparison-based domino (VCD) technique at a frequency of 50 MHz. The unity noise gain of the proposed circuit is 1.64 to 3.77 times higher in the FinFET SG mode and 1.39 to 3.77 times higher in the FinFET low-power (LP) mode compared with different existing techniques. The proposed circuit has up to 18.94 times higher figure of merit (FOM) in the SG mode and up to 7.14 times higher FOM in the LP mode compared with existing techniques. The proposed circuit in FinFET technology shows a maximum power reduction of 68.47% as compared with its counterpart in CMOS technology for a 16-input OR gate. The proposed circuit has 6.06 times lower energy-delay product and 4.53 times lower power-delay product compared with its counterpart in CMOS technology for a 16-input OR gate.
机译:提出了一种名为串联动态节点驱动晶体管Domino逻辑(SCDNDTDL)的新技术,用于设计鳍形场效应晶体管(FinFET)技术高速和低功耗的电路。 HSPICE用于使用具有电源电压的32-NM预测技术模型(PTM)库来模拟互补金属氧化物半导体(CMOS)和FinFET技术中的2-,4-,8-和16输入多米诺或栅极,并使用电源电压0.9 V.与条件堆叠的保持器Domino逻辑(CSK-DL)技术相比,该技术在FinFET短栅极(SG)模式下,最大功率降低了73.16%,并且在FinFET中最大延迟减少36.36%的最大延迟减少与50MHz的频率相比,SG模式与基于电压比较的Domino(VCD)技术相比。与不同现有技术相比,在FinFET SG模式下,所提出的电路的UNICE噪声增益在FinFET SG模式下的1.64至3.77倍,并且FinFET低功耗(LP)模式越高。在SG模式下,所提出的电路高达18.94倍的优点(FOM),与现有技术相比,LP模式中的高达7.14倍的FOM。 FinFET技术中的提出电路显示出最大功率降低68.47%,而16输入或门的CMOS技术的对应物相比。该电路具有6.06倍的能量延迟产品和4.53倍的功率 - 延迟产品,与其在CMOS技术的对应物中,用于16输入或门。

著录项

  • 来源
    《Journal of Computational Electronics》 |2020年第3期|1249-1267|共19页
  • 作者

    Sandeep Garg; Tarun K. Gupta;

  • 作者单位

    Department of Electronics and Communication Engineering Maulana Azad National Institute of Technology Bhopal India;

    Department of Electronics and Communication Engineering Maulana Azad National Institute of Technology Bhopal India;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    SCDNDTDL; CMOS; Domino; FinFET;

    机译:scdndtdl;CMOS;骨牌;Finfet.;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号