首页> 外文期刊>Journal of circuits, systems and computers >Design of Eight Parallel 512-Point MDF FFT/IFFT Processor for WPAN Applications
【24h】

Design of Eight Parallel 512-Point MDF FFT/IFFT Processor for WPAN Applications

机译:用于WPAN应用的八个并行512点MDF FFT / IFFT处理器的设计

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a high-speed FFT algorithm for high data rate wireless personal area network applications. In a wireless personal area network, the FFT/IFFT block leads the major role. Computational requirements of FFT processors are a heavy burden in most real-time applications. From the previous work, it can be recognized that most of the FFT structures follow the divide and conquer algorithms, which improve the computational efficiency. In the proposed model, a new design of 512-point FFT/IFFT processor is derived by mixed approach for a Radix-2(6) algorithm, which has been presented and implemented using the Eight Parallel Multipath Delay Feedback (MDF) architecture. In this work, three distinct complex multiplication approaches are derived; from the analysis, a mixed approach has been proposed to reduce the multiplier complexity and also the equivalent normalized area. The proposed design is compiled and simulated with 90 nm CMOS technology optimized for a 1.2 V supply voltage. The proposed Mixed Radix-2(6) algorithm has been verified and validated using existing architectures. It has been found that the proposed mixed approach for Radix-2(6 )algorithm reduces the normalized area by 8.603% compared with verified architectures. Also, the multiplier complexity is reduced by more than 33% using Canonical Signed Digit constant multiplier. The proposed architecture is suitable for applications like OFDM based WPAN applications at high data processing rates.
机译:本文介绍了高数据速率无线个人区域网络应用的高速FFT算法。在无线个人区域网络中,FFT / IFFT块导致主要作用。在大多数实时应用中,FFT处理器的计算要求是沉重的负担。从以前的工作来看,可以认识到大多数FFT结构遵循除法和征服算法,这提高了计算效率。在所提出的模型中,通过用于基数-2(6)算法的混合方法来导出512点FFT / IFFT处理器的新设计,其已经使用八个并行多径延迟反馈(MDF)架构来呈现和实现。在这项工作中,推导出三种不同的复杂乘法方法;从分析中,已经提出了一种混合方法来降低乘数复杂性,也是等效的归一化区域。所提出的设计是用90nm CMOS技术进行编译和模拟,针对1.2V电源电压进行了优化。已经使用现有架构验证并验证了所提出的混合基数-2(6)算法。已经发现,与经过验证的架构相比,所提出的基数-2(6)算法的混合方法将归一化面积减少了8.603%。而且,使用规范符号数字常数乘法器,乘数复杂度减少了33%以上。所提出的架构适用于高数据处理速率的基于DM的WPAN应用程序等应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号