首页> 外文期刊>Circuits, systems, and signal processing >Pseudo-Parallel Datapath Structure for Power Optimal Implementation of 128-pt FFT7IFFT for WPAN
【24h】

Pseudo-Parallel Datapath Structure for Power Optimal Implementation of 128-pt FFT7IFFT for WPAN

机译:用于WPAN的128点FFT7IFFT功率最佳实现的伪并行数据路径结构

获取原文
获取原文并翻译 | 示例

摘要

An optimal implementation of 128-Pt FFT/IFFT for low power IEEE 802.15.3a WPAN using pseudo-parallel datapath structure is presented, where the 128-Pt FFT is devolved into 8-Pt and 16-Pt FFTs and then once again by devolving the 16-Pt FFT into 4 × 4 and 2 × 8. We analyze 128-Pt FFT/IFFT architecture for various pseudo-parallel 8-Pt and 16-Pt FFTs and an optimum datapath architecture is explored. It is suggested that there exists an optimum degree of parallelism for the given algorithm. The analysis demonstrated that with a modest increase in area one can achieve significant reduction in power. The proposed architectures complete one parallel-to-parallel (i.e., when all input data are available in parallel and all output data are generated in parallel) 128-point FFT computation in less than 312.5 ns and thereby meet the standard specification. The relative merits and demerits of these architectures have been analyzed from the algorithm as well as implementation point of view. Detailed power analysis of each of the architectures with a different number of data paths at block level is described. We found that from power perspective the architecture with eight datapaths is optimum. The core power consumption with optimum case is 60.6 MW which is only less than half of the latest reported 128-point FFT design in 0.18u technology. Furthermore, a Single Event Upset (SEU) tolerant scheme for registers is also explored. The SEU tolerant scheme will not affect the performance, however, there is an increase power consumption of about 42 percent. Apart from the low power consumption, the advantages of the proposed architectures include reduced hardware complexity, regular data flow and simple counter based control.
机译:提出了使用伪并行数据路径结构的低功耗IEEE 802.15.3a WPAN的128-Pt FFT / IFFT的最佳实现,其中将128-Pt FFT分解为8-Pt和16-Pt FFT,然后再次分解将16-Pt FFT分为4×4和2×8。我们分析了128-Pt FFT / IFFT架构,适用于各种伪并行8-Pt和16-Pt FFT,并探索了最佳数据路径架构。建议对于给定算法,存在最佳并行度。分析表明,只要将面积适度增加,就可以显着降低功率。所提出的架构在不到312.5 ns的时间内完成了一个并行到并行(即当所有输入数据并行可用并且所有输出数据并行生成时)的128点FFT计算。从算法以及实现的角度分析了这些架构的相对优缺点。描述了在块级别具有不同数量数据路径的每个体系结构的详细功耗分析。我们发现从功耗角度来看,具有八个数据路径的体系结构是最佳的。在最佳情况下的核心功耗为60.6 MW,仅不到0.18u技术中最新报道的128点FFT设计的一半。此外,还探讨了寄存器的单事件翻转(SEU)容错方案。容忍SEU的方案不会影响性能,但是,功耗增加了约42%。除了低功耗之外,所提出的体系结构的优点还包括降低了硬件复杂性,规则的数据流和基于计数器的简单控制。

著录项

  • 来源
    《Circuits, systems, and signal processing》 |2011年第4期|p.871-882|共12页
  • 作者单位

    Department of Computer Science, University of Bristol, Bristol BS8 1UB, UK;

    University of Southampton, Southampton SO 17 1BJ, UK;

    Cochin University of Science and Technology, Cochin, India;

    Department of Computer Science, University of Bristol, Bristol BS8 1UB, UK;

    Department of Computer Science, University of Bristol, Bristol BS8 1UB, UK;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    FFT; low power; system on chip; WPAN; single event upset;

    机译:FFT;低电量;片上系统;无线局域网;单项不高兴;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号