首页> 外文期刊>Journal of Circuits, Systems, and Computers >64-BIT PIPELINE CARRY LOOKAHEAD ADDER USING ALL-N-TRANSISTOR TSPC LOGICS
【24h】

64-BIT PIPELINE CARRY LOOKAHEAD ADDER USING ALL-N-TRANSISTOR TSPC LOGICS

机译:使用ALL-N-TRANSISTOR TSPC LOGICS的64位管道运载LOOKAHEAD ADDER

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes two improved circuit techniques of True Single-Phase Clocking (TSPC) logic, which called Nonfull Swing TSPC (NSTSPC) and All-N-TSPC (ANTSPC). The voltage of internal node of the NSTSPC is not full swing; it saves partial dynamic power dissipation. And the ANTSPC uses NMOS transistors to replace PMOS transistors, the output loading of Φ-section is therefore reduced and a higher layout density is obtained. Through postlayout simulation comparisons between number of stacked MOS transistors and delay time, and supply voltage vs maximum frequency, the proposed NSTSPC and ANTSPC circuits show better operation speed and power performance than the conventional TSPC circuit. Finally, the new TSPC circuits are applied to a 64-bit hierarchical pipeline Carry Lookahead Adder (CLA), which based on TSMC 0.35 μm CMOS process technology. By using the techniques of NSTSPC and ANTSPC alternately, the 64-bit CLA is successfully implemented as a pipelined structure. The results of post-layout simulation show that the 64-bit CLA can be operated on 1.25 GHz clock frequency and its power/maximal frequency ratio is 151.4 μW/MHz.
机译:本文提出了两种改进的真正单相时钟(TSPC)逻辑电路技术,分别称为非全摆幅TSPC(NSTSPC)和All-N-TSPC(ANTSPC)。 NSTSPC的内部节点电压未完全摆动;它节省了部分动态功耗。而且,ANTSPC使用NMOS晶体管代替PMOS晶体管,因此减小了Φ截面的输出负载,并获得了更高的布图密度。通过对叠置的MOS晶体管数量和延迟时间以及电源电压与最大频率之间的布局后仿真比较,提出的NSTSPC和ANTSPC电路比传统的TSPC电路具有更好的工作速度和功率性能。最终,新的TSPC电路被应用于基于TSMC 0.35μmCMOS工艺技术的64位分层流水线超前加法器(CLA)。通过交替使用NSTSPC和ANTSPC的技术,成功地将64位CLA实现为流水线结构。布局后仿真的结果表明,该64位CLA可以在1.25 GHz时钟频率上运行,并且其功率/最大频率比为151.4μW/ MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号