首页> 外文期刊>Journal of circuits, systems and computers >MULTI-PHASE ROTARY CLOCK SYNCHRONIZATION OF LEVEL-SENSITIVE CIRCUITS
【24h】

MULTI-PHASE ROTARY CLOCK SYNCHRONIZATION OF LEVEL-SENSITIVE CIRCUITS

机译:电平敏感电路的多相旋转时钟同步

获取原文
获取原文并翻译 | 示例

摘要

Resonant clocking technologies provide clock networks with improved frequency, jitter and power dissipation characteristics, however, often require novel automation routines. Resonant rotary clocking technology, for instance, entails multi-phase and nonzero clock skew operation and supports latch-based design. This paper studies the effects of multi-phase synchronization schemes on the minimum clock period for rotary-clock-synchronized circuits, which necessitate the application of clock skew scheduling and employ level-sensitive registers. In experimentation, single, dual, three- and four-phase clocking schemes generated by rotary clock synchronization are applied to a suite of level-sensitive-transformed ISCAS'89 benchmarks. Average clock period improvements of 30.3%, 24.8%, 17.7% and 12.0%, respectively, are observed on average compared to the flip-flop based, zero clock skew circuits. As the number of clock phases increases, smaller improvements are observed due to lesser overall effectiveness of the complementary effects of clock skew scheduling and time borrowing. It is shown, however, that for some circuits (23% of the benchmarks), multi-phase synchronization leads to significant performance benefits in operating frequency.
机译:谐振时钟技术为时钟网络提供了改善的频率,抖动和功耗特性,但是,通常需要新颖的自动化例程。例如,谐振旋转时钟技术需要多相和非零时钟偏移操作,并支持基于锁存器的设计。本文研究了多相同步方案对旋转时钟同步电路的最小时钟周期的影响,这需要应用时钟偏斜调度并使用电平敏感寄存器。在实验中,将通过旋转时钟同步生成的单相,双相,三相和四相时钟方案应用于经过电平敏感转换的ISCAS'89基准套件。与基于触发器的零时钟偏斜电路相比,平均时钟周期平均改善了30.3%,24.8%,17.7%和12.0%。随着时钟相位数量的增加,由于时钟偏斜调度和时间借用的互补效应的整体效果较差,因此观察到的改进较小。但是,结果表明,对于某些电路(基准的23%),多相同步会在工作频率上带来显着的性能优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号