首页> 外文期刊>Journal of Circuits, Systems, and Computers >SOFT ERROR RATE ESTIMATION FOR COMBINATIONAL LOGIC IN PRESENCE OF SINGLE EVENT MULTIPLE TRANSIENTS
【24h】

SOFT ERROR RATE ESTIMATION FOR COMBINATIONAL LOGIC IN PRESENCE OF SINGLE EVENT MULTIPLE TRANSIENTS

机译:存在单个事件多个瞬态的组合逻辑的软错误率估计

获取原文
获取原文并翻译 | 示例

摘要

Fast and accurate estimation of soft error rate in VLSI circuits is an essential step in a soft error tolerant ASIC design. In order to have a cost effective protection against radiation effects in combinational logics, an accurate and fast method for identification of most susceptive gates and paths is needed. In this paper, an efficient, fast and accurate method for soft error propagation probability (SEPP) estimation is presented and its performance is evaluated. This method takes into account all three masking factors in multi cycles. It also considers multiple event transients as a new challenge in soft error tolerant VLSI circuit design. Compared with Monte Carlo (MC) simulation-based fault injection method, our SEPP estimation method has a high level of accuracy (with less than 2% difference) while offering 1000× speedup as compared with MC-based simulation.
机译:快速,准确地估计VLSI电路中的软错误率是软容错ASIC设计中必不可少的步骤。为了在组合逻辑中具有针对辐射效应的经济有效的保护措施,需要一种用于识别大多数敏感门和路径的准确而快速的方法。本文提出了一种有效,快速,准确的软错误传播概率(SEPP)估计方法,并对其性能进行了评估。该方法考虑了多个周期中的所有三个掩蔽因子。它还将多个事件瞬变视为软容错VLSI电路设计的新挑战。与基于蒙特卡洛(MC)仿真的故障注入方法相比,我们的SEPP估计方法具有较高的准确性(相差小于2%),并且与基于MC的仿真相比,可提供1000倍的加速比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号