首页> 外文期刊>Journal of circuits, systems and computers >A New Triple-Slope Pipelined Time to Digital Converter by Stretching of Time
【24h】

A New Triple-Slope Pipelined Time to Digital Converter by Stretching of Time

机译:延长时间的新型三斜率流水线时间数字转换器

获取原文
获取原文并翻译 | 示例

摘要

This study investigates a novel approach for pipeline time-to-digital converters (TDCs) which employs analog interpolation and time stretching techniques for digitizing the time interval between two input signals as well as increasing resolution. In the proposed converter, analog interpolation is performed based on a triple-slope conversion. This converter will be a 9-bit pipeline TDC which contains three time stretching amplifiers (TSAs) and four 2.5-b/stage TDCs. This converter does not use delay lines in its structure. It features low circuit complexity, low sensitivity to temperature, power supply and process (PVT) variations and high accuracy compared with the TDCs which have previously been proposed. Also, the time resolution, the dynamic range and the linear range of the TDC are improved. The proposed structure reduces the active chip area, the power consumption and the figure of merit (FoM). In addition, the integral nonlinearity (INL) and the differential nonlinearity (DNL) errors are reduced. In order to evaluate the idea, the TDC is designed in TSMC 45-nm CMOS technology and simulated. Comparison of the theoretical and simulation results confirms the benefits of the proposed TDC.
机译:这项研究研究了一种管线时间数字转换器(TDC)的新方法,该方法采用模拟插值和时间拉伸技术来数字化两个输入信号之间的时间间隔并提高分辨率。在提出的转换器中,基于三斜率转换执行模拟内插。该转换器将是一个9位流水线TDC,其中包含三个时间扩展放大器(TSA)和四个2.5b /级TDC。该转换器在其结构中不使用延迟线。与先前提出的TDC相比,它具有电路复杂度低,对温度,电源和工艺(PVT)变化敏感度低以及精度高的特点。同样,TDC的时间分辨率,动态范围和线性范围也得到了改善。所提出的结构减少了有源芯片面积,功耗和品质因数(FoM)。另外,减少了积分非线性(INL)和微分非线性(DNL)误差。为了评估这一想法,采用TSMC 45纳米CMOS技术设计并仿真了TDC。理论和仿真结果的比较证实了建议的TDC的好处。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号