首页> 外文期刊>Journal of circuits, systems and computers >High Speed Min/Max Architecture Based on a Novel Comparator in 0.18-mu m CMOS Process
【24h】

High Speed Min/Max Architecture Based on a Novel Comparator in 0.18-mu m CMOS Process

机译:基于新型比较器的0.18微米CMOS工艺高速最小/最大架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper describes the design of a high speed min/max architecture based on a new current comparator. The main advantage of the proposed circuit which employs a novel preamplifier-latch comparator is the higher operating frequency feature in comparison with previous works. Because the comparator can work in voltage mode, the min/max structure can be redesigned either in voltage or current mode. The designed comparator is refreshed without any external clock. Therefore, it does not degrade the speed performance of proposed min/max structure. These features along with low power consumption qualify the proposed architecture to be widely used in high speed fuzzy logic controllers (FLCs). Post-layout simulation results confirm 3.4 GS/s comparison rate with 9-bit resolution for a 0.9 V peak-to-peak input signal range for the comparator and 800 MHz operating frequency for min/max circuit. The power consumption of whole structure is 912 mu W from a 1.8 V power supply using TSMC 0.18-mu m CMOS technology.
机译:本文介绍了基于新型电流比较器的高速最小/最大架构的设计。与以前的工作相比,采用新型前置放大器-锁存比较器的拟议电路的主要优点是工作频率更高。由于比较器可以在电压模式下工作,因此可以在电压或电流模式下重新设计最小/最大结构。设计的比较器无需任何外部时钟即可刷新。因此,它不会降低建议的最小/最大结构的速度性能。这些功能以及低功耗使所提出的架构可广泛用于高速模糊逻辑控制器(FLC)。布局后的仿真结果确认了比较器在0.9 V峰峰值输入信号范围内具有9位分辨率的3.4 GS / s比较速率,在最小/最大电路下的工作频率为800 MHz。使用台积电0.18微米CMOS技术的1.8 V电源,整个结构的功耗为912毫瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号