首页> 外文期刊>Journal of circuits, systems and computers >Low Power Aging-Aware On-Chip Memory Structure Design by Duty Cycle Balancing
【24h】

Low Power Aging-Aware On-Chip Memory Structure Design by Duty Cycle Balancing

机译:通过占空比平衡的低功耗老化感知片上存储器结构设计

获取原文
获取原文并翻译 | 示例

摘要

The degradation of CMOS devices over the lifetime can cause severe threat to the system performance and reliability at deep submicron semiconductor technologies. The negative bias temperature instability (NBTI) is among the most important sources of the aging mechanisms. Applying the traditional guardbanding technique to address the decreased speed of devices is too costly. On-chip memory structures, such as register files and on-chip caches, suffer a very high NBTI stress. In this paper, we propose the aging-aware design to combat the NBTI-induced aging in integer register files, data caches and instruction caches in high-performance microprocessors. The proposed aging-aware design can mitigate the negative aging effects by balancing the duty cycle ratio of the internal bits in on-chip memory structures. Besides the aging problem, the power consumption is also one of the most prominent issues in microprocessor design. Therefore, we further propose to apply the low power schemes to different memory structures under aging-aware design. The proposed low power aging-aware design can also achieve a significant power reduction, which will further reduce the temperature and NBTI degradation of the on-chip memory structures. Our experimental results show that our aging-aware design can effectively reduce the NBTI stress with 30.8%, 64.5% and 72.0% power saving for the integer register file, data cache and instruction cache, respectively.
机译:在深亚微米半导体技术中,CMOS器件在整个生命周期内的性能下降都会严重威胁系统性能和可靠性。负偏压温度不稳定性(NBTI)是老化机制的最重要来源。应用传统的保护带技术来解决设备速度降低的问题过于昂贵。诸如寄存器文件和片上高速缓存之类的片上存储器结构承受非常高的NBTI压力。在本文中,我们提出了一种老化感知设计,以对抗NBTI导致的高性能微处理器中的整数寄存器文件,数据缓存和指令缓存中的老化。所提出的可感知老化的设计可以通过平衡片上存储器结构中内部位的占空比来减轻负面的老化影响。除了老化问题,功耗也是微处理器设计中最突出的问题之一。因此,我们进一步建议在意识到老化的设计下将低功耗方案应用于不同的存储器结构。拟议的低功耗老化感知设计还可以实现显着的功耗降低,这将进一步降低片上存储结构的温度和NBTI降级。我们的实验结果表明,我们的可感知老化的设计可以有效地减轻NBTI压力,分别为整数寄存器文件,数据缓存和指令缓存节省30.8%,64.5%和72.0%的功耗。

著录项

  • 来源
    《Journal of circuits, systems and computers》 |2016年第9期|1650115.1-1650115.24|共24页
  • 作者单位

    Nanjing Univ, Dept Comp Sci & Technol, State Key Lab Novel Software Technol, Nanjing 210046, Jiangsu, Peoples R China;

    Nanjing Univ, Dept Comp Sci & Technol, State Key Lab Novel Software Technol, Nanjing 210046, Jiangsu, Peoples R China;

    Nanjing Univ, Dept Comp Sci & Technol, State Key Lab Novel Software Technol, Nanjing 210046, Jiangsu, Peoples R China;

    Nanjing Univ, Dept Comp Sci & Technol, State Key Lab Novel Software Technol, Nanjing 210046, Jiangsu, Peoples R China;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Negative bias temperature instability; register file; cache;

    机译:负偏压温度不稳定性;寄存器文件;缓存;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号