首页> 外文期刊>Journal of Circuits, Systems, and Computers >A 3 mW 1.2-3.6 GHz Multi-Phase PLL-Based Clock Generator with TDC Assisted Auto-Calibration of Loop Bandwidth
【24h】

A 3 mW 1.2-3.6 GHz Multi-Phase PLL-Based Clock Generator with TDC Assisted Auto-Calibration of Loop Bandwidth

机译:具有TDC辅助环路带宽自动校准功能的3 mW 1.2-3.6 GHz多相PLL时钟发​​生器

获取原文
获取原文并翻译 | 示例

摘要

A PLL-based clock generator with an auto-calibration circuit is presented. The auto-calibration circuit employs an oscillator-based time-to-digital converter (TDC) to achieve a constant loop bandwidth and fast lock time. The TDC measures the operating frequency of M-stage ring-VCO with a resolution of f(REF)/(k center dot 2M) in a time period of k center dot T-REF. The measured frequency is utilized to calibrate loop bandwidth and VCO frequency. The clock generator is designed in 40 nm CMOS process and operates from 1.2 GHz to 3.6 GHz with 8-phase outputs. The total lock time is less than 3 mu s including calibration and PLL closed-loop locking processes. Operating at 3.2 GHz, the in-band phase noise is better than -99: 4 dBc/Hz and root-mean square ( RMS) jitter integrated from 10 KHz to 100MHz is 2 ps. In the entire operating range, the RMS jitter and reference spur are better than 5.5 ps and -68: 5 dBc/Hz, respectively. The clock generator consumes only 3 mW from 1.1V supply at high-frequency end and 1.6 mW at low-frequency end. The active area is only 0.04 mm(2) including on-chip loop filter and auto-calibration circuits.
机译:提出了一种具有自动校准电路的基于PLL的时钟发生器。自动校准电路采用基于振荡器的时间数字转换器(TDC),以实现恒定的环路带宽和快速的锁定时间。 TDC在k个中心点T-REF的时间段内以f(REF)/(k个中心点2M)的分辨率测量M级环形VCO的工作频率。测量的频率用于校准环路带宽和VCO频率。时钟发生器采用40 nm CMOS工艺设计,工作在1.2 GHz至3.6 GHz范围内,具有8相输出。包括校准和PLL闭环锁定过程在内的总锁定时间少于3μs。带内相位噪声工作于3.2 GHz,优于-99:4 dBc / Hz,并且从10 KHz到100MHz的均方根(RMS)抖动为2 ps。在整个工作范围内,RMS抖动和参考杂散分别优于5.5 ps和-68:5 dBc / Hz。时钟发生器在高频端从1.1V电源消耗仅3 mW,在低频端仅消耗1.6 mW。有效面积只有0.04 mm(2),包括片上环路滤波器和自动校准电路。

著录项

  • 来源
    《Journal of Circuits, Systems, and Computers》 |2018年第8期|1850117.1-1850117.18|共18页
  • 作者单位

    Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;

    Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;

    Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;

    Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;

    Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Clock generator; PLL; loop bandwidth; calibration; reference spur;

    机译:时钟发生器;PLL;环路带宽;校准;参考杂散;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号