机译:具有TDC辅助环路带宽自动校准功能的3 mW 1.2-3.6 GHz多相PLL时钟发生器
Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;
Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;
Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;
Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;
Univ Sci & Technol China, Dept Elect Sci & Technol, 433 Huangshan Rd, Hefei 230027, Anhui, Peoples R China;
Clock generator; PLL; loop bandwidth; calibration; reference spur;
机译:具有0.13μmCMOS的占空比失衡校正功能的2.4 mW 2.5 GHz多相时钟发生器
机译:2.5mW 2.73 GHz非重叠多相时钟发生器,具有0.13 µm CMOS占空比校正
机译:通过校准频率偏差的5 GHz次采样基于PLL的扩频时钟发生器
机译:一个基于0.8-8 GHz 9.7 mW模数双环自适应带宽DLL的多相时钟发生器
机译:用于数GHz时钟生成的数字锁相环。
机译:具有2.4Ghz时钟速率的100Mhz带宽80dB动态范围连续时间Δ-Σ调制器
机译:用于TDC和时钟分配系统的集成CMOS 0.15 ns数字定时发生器